EEWORLDEEWORLDEEWORLD

Part Number

Search

ICS95VLP857AHLF-T

Description
PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), PBGA56, MO-205, BGA-56
Categorylogic    logic   
File Size116KB,13 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance  
Download Datasheet Parametric View All

ICS95VLP857AHLF-T Overview

PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), PBGA56, MO-205, BGA-56

ICS95VLP857AHLF-T Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeBGA
package instructionMO-205, BGA-56
Contacts56
Reach Compliance Codeunknown
Input adjustmentDIFFERENTIAL
JESD-30 codeR-PBGA-B56
JESD-609 codee1
length7 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
MaximumI(ol)0.15 A
Humidity sensitivity level3
Number of functions1
Number of inverted outputs
Number of terminals56
Actual output times10
Maximum operating temperature85 °C
Minimum operating temperature
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeVFBGA
Encapsulate equivalent codeBGA56,6X10,25
Package shapeRECTANGULAR
Package formGRID ARRAY, VERY THIN PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)260
power supply2.5 V
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.04 ns
Maximum seat height1 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
Temperature levelOTHER
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch0.65 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width4.5 mm
minfmax220 MHz
Integrated
Circuit
Systems, Inc.
ICS95VLP857
2.5V Low Power Wide Range Frequency Clock Driver (45MHz - 233MHz)
Recommended Application:
• DDR Memory Modules / Zero Delay Board Fan Out
• Provides complete DDR registered DIMM solution
with ICSSSTVF16857, ICSSSTVF16859 or
ICSSSTV32852
Product Description/Features:
• Lower power version than 95VLP857
• Low skew, low jitter PLL clock driver
• 1 to 10 differential clock distribution (SSTL_2)
• Feedback pins for input to output synchronization
• PD# for power management
• Spread Spectrum-tolerant inputs
• Auto PD when input signal removed
Specifications:
• Meets PC3200 Class A+ specification for DDR-I 400
support
• Covers all DDRI speed grades
Switching Characteristics:
• CYCLE - CYCLE jitter: <50ps
• OUTPUT - OUTPUT skew: <40ps
• Period jitter: ±30ps
Pin Configuration
GND
CLKC0
CLKT0
VDD
CLKT1
CLKC1
GND
GND
CLKC2
CLKT2
VDD
VDD
CLK_INT
CLK_INC
VDD
AVDD
AGND
GND
CLKC3
CLKT3
VDD
CLKT4
CLKC4
GND
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
GND
CLKC5
CLKT5
VDD
CLKT6
CLKC6
GND
GND
CLKC7
CLKT7
VDD
PD#
FB_INT
FB_INC
VDD
FB_OUTC
FB_OUTT
GND
CLKC8
CLKT8
VDD
CLKT9
CLKC9
GND
48-Pin TSSOP/TVSOP
6.10 mm Body, 0.50 mm Pitch = TSSOP
4.40 mm Body, 0.40 mm Pitch = TVSOP
Functionality
INPUTS
AVDD PD#
GND
GND
2.5V
(nom)
2.5V
(nom)
2.5V
(nom)
2.5V
(nom)
2.5V
(nom)
H
H
L
L
H
H
X
CLK_INT
L
H
L
H
L
H
<20MHz)
(1)
OUTPUTS
PLL State
CLK_INC CLKT CLKC FB_OUTT FB_OUTC
H
L
H
L
H
L
L
H
Z
Z
L
H
Z
H
L
Z
Z
H
L
Z
L
H
Z
Z
L
H
Z
H
L
Z
Z
H
L
Z
Bypassed/off
Bypassed/off
off
off
Block Diagram
FB_OUTT
FB_OUTC
CLKT0
CLKC0
CLKT1
CLKC1
Control
PD#
Logic
ICS95VLP857
on
on
off
CLKT2
CLKC2
CLKT3
CLKC3
CLKT4
CLKC4
FB_INT
FB_INC
CLK_INC
CLK_INT
CLKT5
CLKC5
PLL
CLKT6
CLKC6
CLKT7
CLKC7
CLKT8
CLKC8
CLKT9
CLKC9
0956B—08/03/04
Variable storage problem after exiting the system
I want to implement such a function: when the microcontroller system program starts, use the keyboard input to assign a value to a variable, and this value is also saved after exiting the system. The ...
kittenqq Embedded System
TLV2553
Does anyone have a C program for TLV2553? I need it urgently....
邯郸磊磊 MCU
This week's highlights
[b][url=https://e2echina.ti.com/question_answer/analog/power_management/f/24/t/109698][font=微软雅黑][size=4]【GaN Practical Collection】Have you read these Gallium Nitride (GaN) technical practicals? [/siz...
橙色凯 Analogue and Mixed Signal
Pulsonix compatible eda software
[b]Supporterede CAD systemer[/b][table] Cad support[tr][td][align=left][b]Fabrikat[/b][/align][/td][td][align=left][b]Produkt[/b][/align][/td][td][align=left][b]Support omfatter[/b][/align][/td][/tr] ...
osoon2008 PCB Design
I recently made a VC program with a lattice download limit.
I recently made a VC program with a lattice download limit. If you need it, you can contact me, QQ: 289525317. I am only willing to open source it to technical personnel, free of charge....
qushaobo FPGA/CPLD
Embedded system learning
I want to develop into embedded systems. Is there any expert who has developed in this field who can give me some advice? I want to know what knowledge I need to master. Does embedded systems have hig...
mukden Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1338  1146  1723  778  2807  27  24  35  16  57 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号