EEWORLDEEWORLDEEWORLD

Part Number

Search

5962L0153202TXX

Description
SRAM Module, 1MX8, 25ns, CMOS, DUAL CAVITY, CERAMIC, FP-44
Categorystorage    storage   
File Size92KB,14 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962L0153202TXX Overview

SRAM Module, 1MX8, 25ns, CMOS, DUAL CAVITY, CERAMIC, FP-44

5962L0153202TXX Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeDMA
package instruction,
Contacts44
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Maximum access time25 ns
JESD-30 codeR-XDMA-F44
memory density8388608 bit
Memory IC TypeSRAM MODULE
memory width8
Number of functions1
Number of terminals44
word count1048576 words
character code1000000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
organize1MX8
Package body materialUNSPECIFIED
Package shapeRECTANGULAR
Package formMICROELECTRONIC ASSEMBLY
Parallel/SerialPARALLEL
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class T
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal formFLAT
Terminal locationDUAL
total dose50k Rad(Si) V
Standard Products
QCOTS
TM
UT8Q1024K8 SRAM
Preliminary Data Sheet
December 18, 2001
q
Packaging options:
- 44-lead dual cavity ceramic flatpack
q
Standard Microcircuit Drawing 5962-01532
- QML T and Q compliant part
IN
D
EV
The input/output pins are placed in a high impedance state when
the device is deselected (En HIGH), the outputs are disabled (G
HIGH), or during a write operation (En LOW and Wn LOW).
E
1
A(18:0)
G
512K x 8
W
1
EL
O
E
0
DQ(7:0)
- SEL Immune >100 MeV-cm
2
/mg
- LET
TH
(0.25) = 40 MeV-cm
2
/mg
- Saturated Cross Section cm
2
per bit, 1.0E-9
- <1E-10 errors/bit-day, Adams 90% geosynchronous
heavy ion
Writing to each memory is accomplished by taking one of the
chip enable (En) inputs LOW and write enable (Wn) inputs
LOW. Data on the I/O pins is then written into the location
specified on the address pins (A
0
through A
18
). Reading from
the device is accomplished by taking one ofthe chip enable (En)
and output enable (G) LOW while forcing write enable (Wn)
HIGH. Under these conditions, the contents of the memory
location specified by the address pins will appear on the I/O pins.
Only one SRAM can be read or written at a time.
512K x 8
Figure 1. UT8Q1024K8 SRAM Block Diagram
1
PM
EN
W
0
FEATURES
q
25ns maximum (3.3 volt supply) address access time
q
Dual cavity package contains two (2) 512K x 8 industry-
standard asynchronous SRAMs; the control architecture
allows operation as an 8-bit data width
q
TTL compatible inputs and output levels, three-state
bidirectional data bus
q
Typical radiation performance
- Total dose: 50krad(Si)
INTRODUCTION
The QCOTS
TM
UT8Q1024K8 Quantified Commercial Off-the-
Shelf product is a high-performance 1M byte (8Mbit) CMOS
static RAM built with two individual 524,288 x 8 bit SRAMs
with a common output enable. Memory access and control is
provided by an active LOW chip enable (En), an active LOW
output enable (G). This device has a power-down feature that
reduces power consumption by more than 90% when deselected.
T

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1006  2403  1619  1444  1522  21  49  33  30  31 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号