EEWORLDEEWORLDEEWORLD

Part Number

Search

UL634H256TC55

Description
Non-Volatile SRAM, 32KX8, 55ns, CMOS, PDSO32, TSOP1-32
Categorystorage    storage   
File Size244KB,14 Pages
ManufacturerSimtek
Websitehttp://www.simtek.com
Download Datasheet Parametric View All

UL634H256TC55 Overview

Non-Volatile SRAM, 32KX8, 55ns, CMOS, PDSO32, TSOP1-32

UL634H256TC55 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerSimtek
package instructionTSOP1, TSSOP32,.8,20
Reach Compliance Codeunknown
ECCN codeEAR99
Maximum access time55 ns
JESD-30 codeR-PDSO-G32
JESD-609 codee0
length18.4 mm
memory density262144 bit
Memory IC TypeNON-VOLATILE SRAM
memory width8
Number of functions1
Number of terminals32
word count32768 words
character code32000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize32KX8
Package body materialPLASTIC/EPOXY
encapsulated codeTSOP1
Encapsulate equivalent codeTSSOP32,.8,20
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)240
power supply3/3.3 V
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum standby current0.001 A
Maximum slew rate0.03 mA
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)2.7 V
Nominal supply voltage (Vsup)3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width8 mm
Advanced Information
Features
Description
The UL634H256 has two separate
modes of operation: SRAM mode
and nonvolatile mode. In SRAM
mode, the memory operates as an
ordinary static RAM. In nonvolatile
operation, data is transferred in
parallel from SRAM to EEPROM or
from EEPROM to SRAM. In this
mode SRAM functions are disab-
led.
The UL634H256 is a fast static
RAM (45 and 55 ns), with a nonvo-
latile electrically erasable PROM
(EEPROM) element incorporated
in each static memory cell. The
SRAM can be read and written an
unlimited number of times, while
independent nonvolatile data resi-
des in EEPROM.
Data transfers from the SRAM to
the EEPROM (the STORE opera-
tion) take place automatically upon
power down using charge stored in
an external 100
µF
capacitor.
Transfers from the EEPROM to the
SRAM (the RECALL operation)
UL634H256
Low Voltage
PowerStore
32K x 8 nvSRAM
take place automatically on power
up. The UL634H256 combines the
high performance and ease of use
of a fast SRAM with nonvolatile data
integrity.
STORE cycles also may be initiated
under user control via a software
sequence or via a single pin (HSB).
Once a STORE cycle is initiated,
further input or output are disabled
until the cycle is completed.
Because a sequence of addresses
is used for STORE initiation, it is
important that no other read or write
accesses intervene in the sequence
or the sequence will be aborted.
RECALL cycles may also be initia-
ted by a software sequence.
Internally, RECALL is a two step
procedure. First, the SRAM data is
cleared and second, the nonvolatile
information is transferred into the
SRAM cells.
The RECALL operation in no way
alters the data in the EEPROM
cells. The nonvolatile data can be
recalled an unlimited number of
times.
F
F
F
F
F
F
F
F
F
F
F
F
F
F
F
F
F
High-performance CMOS non-
volatile static RAM 32768 x 8 bits
45 and 55 ns Access Times
20 and 25 ns Output Enable
Access Times
I
CC
= 8 mA at 200 ns Cycle Time
Automatic STORE to EEPROM
on Power Down using external
capacitor
Software initiated STORE
Automatic STORE Timing
10
5
STORE cycles to EEPROM
10 years data retention in
EEPROM
Automatic RECALL on Power Up
Software RECALL Initiation
Unlimited RECALL cycles from
EEPROM
Wide voltage range: 2.7 ... 3.6 V
Operating temperature ranges:
0 to 70
°C
-40 to 85
°C
CECC 90000 Quality Standard
ESD characterization according
MIL STD 883C M3015.7-HBM
Packages: SOP32 (300 mil)
TSOP32 (Type I)
Pin Configuration
Pin Description
VCAP
A14
A12
A7
A6
A5
A4
A3
n.c.
A2
A1
A0
DQ0
DQ1
DQ2
VSS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
SOP
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
VCCX
HSB
W
A13
A8
A9
A11
G
n.c.
A10
E
DQ7
DQ6
DQ5
DQ4
DQ3
G
A11
A9
A8
A13
W
HSB
VCCX
VCAP
A14
A12
A7
A6
A5
A4
A3
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
TSOP
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
n.c.
A10
E
DQ7
DQ6
DQ5
DQ4
DQ3
VSS
DQ2
DQ1
DQ0
A0
A1
A2
n.c.
Signal Name
A0 - A14
DQ0 - DQ7
E
G
W
VCCX
VSS
VCAP
HSB
Signal Description
Address Inputs
Data In/Out
Chip Enable
Output Enable
Write Enable
Power Supply Voltage
Ground
Capacitor
Hardware Controlled Store/Busy
Top View
Top View
December 12, 1997
257

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2381  1452  733  200  1801  48  30  15  5  37 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号