EEWORLDEEWORLDEEWORLD

Part Number

Search

8737AGI-11

Description
Low Skew Clock Driver, 8737 Series, 4 True Output(s), 0 Inverted Output(s), PDSO20, 6.50 X 4.40 MM, 0.92 MM HEIGHT, MO-153, TSSOP-20
Categorylogic    logic   
File Size213KB,15 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

8737AGI-11 Overview

Low Skew Clock Driver, 8737 Series, 4 True Output(s), 0 Inverted Output(s), PDSO20, 6.50 X 4.40 MM, 0.92 MM HEIGHT, MO-153, TSSOP-20

8737AGI-11 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeTSSOP
package instructionTSSOP, TSSOP20,.25
Contacts20
Reach Compliance Codenot_compliant
ECCN codeEAR99
series8737
Input adjustmentDIFFERENTIAL MUX
JESD-30 codeR-PDSO-G20
JESD-609 codee0
length6.5 mm
Logic integrated circuit typeLOW SKEW CLOCK DRIVER
Humidity sensitivity level1
Number of functions1
Number of inverted outputs
Number of terminals20
Actual output times4
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Encapsulate equivalent codeTSSOP20,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius)240
power supply3.3 V
Prop。Delay @ Nom-Sup1.8 ns
propagation delay (tpd)1.8 ns
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.075 ns
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationDUAL
Maximum time at peak reflow temperature20
width4.4 mm
L
OW
S
KEW
÷
1/÷2
÷
D
IFFERENTIAL
-
TO
- 3.3V LVPECL C
LOCK
G
ENERATOR
G
ENERAL
D
ESCRIPTION
The ICS8737I-11 is a low skew, high performance
Differential-to-3.3V LVPECL ClockGenerator/Divider. The
ICS8737I-11 has two selectable clock inputs. The CLK,
nCLK pair can acceptmost standard differential input
levels. The PCLK, nPCLK pair can accept LVPECL, CML,
or SSTL input levels.The clock enable is internally
synchronized to eliminate runt pulses on the outputs
during asynchronous assertion/deassertion of the clock
enable pin.
Guaranteed output and part-to-part skew characteristics make
the ICS8737I-11 ideal for clock distribution applications
demanding well defined performance and repeatability.
ICS8737I-11
F
EATURES
Two divide by 1 differential 3.3V LVPECL outputs;
Two divide by 2 differential 3.3V LVPECL outputs
Selectable differential CLK, nCLK or LVPECL clock inputs
CLK, nCLK pair can accept the following differential
input levels: LVDS, LVPECL, LVHSTL, SSTL, HCSL
PCLK, nPCLK supports the following input types:
LVPECL, CML, SSTL
Maximum output frequency: 650MHz
Translates any single ended input signal (LVCMOS, LVTTL,
GTL) to LVPECL levels with resistor bias on nCLK input
Output skew: 75ps (maximum)
Part-to-part skew: 300ps (maximum)
Bank skew: Bank A - 30ps (maximum)
Bank B - 45ps (maximum)
3.3V operating supply
-40°C to 85°C ambient operating temperature
Available in both standard and lead-free RoHS-compliant
packages
B
LOCK
D
IAGRAM
QA0
nQA0
CLK_EN
D
Q
LE
CLK
nCLK
PCLK
nPCLK
CLK_SEL
MR
0
1
÷1
÷2
QB0
nQB0
QB1
nQB1
QA1
nQA1
P
IN
A
SSIGNMENT
V
EE
CLK_EN
CLK_SEL
CLK
nCLK
PCLK
nPCLK
nc
MR
V
CC
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
QA0
nQA0
V
CC
QA1
nQA1
QB0
nQB0
V
CC
QB1
nQB1
ICS8737I-11
20-Lead TSSOP
6.50mm x 4.40mm x 0.92 package body
G Package
Top View
8737AGI-11
www.idt.com
1
REV. C AUGUST 4, 2010

8737AGI-11 Related Products

8737AGI-11
Description Low Skew Clock Driver, 8737 Series, 4 True Output(s), 0 Inverted Output(s), PDSO20, 6.50 X 4.40 MM, 0.92 MM HEIGHT, MO-153, TSSOP-20
Is it lead-free? Contains lead
Is it Rohs certified? incompatible
Maker IDT (Integrated Device Technology)
Parts packaging code TSSOP
package instruction TSSOP, TSSOP20,.25
Contacts 20
Reach Compliance Code not_compliant
ECCN code EAR99
series 8737
Input adjustment DIFFERENTIAL MUX
JESD-30 code R-PDSO-G20
JESD-609 code e0
length 6.5 mm
Logic integrated circuit type LOW SKEW CLOCK DRIVER
Humidity sensitivity level 1
Number of functions 1
Number of terminals 20
Actual output times 4
Maximum operating temperature 85 °C
Minimum operating temperature -40 °C
Package body material PLASTIC/EPOXY
encapsulated code TSSOP
Encapsulate equivalent code TSSOP20,.25
Package shape RECTANGULAR
Package form SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius) 240
power supply 3.3 V
Prop。Delay @ Nom-Sup 1.8 ns
propagation delay (tpd) 1.8 ns
Certification status Not Qualified
Same Edge Skew-Max(tskwd) 0.075 ns
Maximum seat height 1.2 mm
Maximum supply voltage (Vsup) 3.465 V
Minimum supply voltage (Vsup) 3.135 V
Nominal supply voltage (Vsup) 3.3 V
surface mount YES
Temperature level INDUSTRIAL
Terminal surface Tin/Lead (Sn85Pb15)
Terminal form GULL WING
Terminal pitch 0.65 mm
Terminal location DUAL
Maximum time at peak reflow temperature 20
width 4.4 mm

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1789  2171  1039  257  2406  37  44  21  6  49 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号