EEWORLDEEWORLDEEWORLD

Part Number

Search

MT4C1M16C3TG-7TR

Description
Fast Page DRAM, 1MX16, 70ns, CMOS, PDSO44, 0.400 INCH, PLASTIC, TSOP-50/44
Categorystorage    storage   
File Size269KB,22 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Download Datasheet Parametric View All

MT4C1M16C3TG-7TR Overview

Fast Page DRAM, 1MX16, 70ns, CMOS, PDSO44, 0.400 INCH, PLASTIC, TSOP-50/44

MT4C1M16C3TG-7TR Parametric

Parameter NameAttribute value
MakerMicron Technology
Parts packaging codeTSOP
package instructionTSOP2,
Contacts50/44
Reach Compliance Codeunknown
ECCN codeEAR99
access modeFAST PAGE
Maximum access time70 ns
Other featuresRAS ONLY/CAS BEFORE RAS/HIDDEN REFRESH
JESD-30 codeR-PDSO-G44
JESD-609 codee0
length20.95 mm
memory density16777216 bit
Memory IC TypeFAST PAGE DRAM
memory width16
Number of functions1
Number of ports1
Number of terminals44
word count1048576 words
character code1000000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize1MX16
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTSOP2
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE
Certification statusNot Qualified
refresh cycle1024
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formGULL WING
Terminal pitch0.8 mm
Terminal locationDUAL
width10.16 mm
TECHNOLOGY, INC.
1 MEG x 16
FPM DRAM
MT4C1M16C3
MT4LC1M16C3
DRAM
FEATURES
• JEDEC- and industry-standard x16 timing, functions,
pinouts and packages
• High-performance, low power CMOS silicon-gate
process
• Single power supply (+3.3V
±0.3V
or 5V
±10%)
• All inputs, outputs and clocks are TTL-compatible
• Refresh modes: RAS#-ONLY, CAS#-BEFORE-RAS#
(CBR) and HIDDEN
• Optional Self Refresh (S) for low power data retention
• BYTE WRITE and BYTE READ access cycles
• 1,024-cycle refresh (10 row, 10 column addresses)
• 5V-tolerant inputs and I/Os on 3.3V devices
PIN ASSIGNMENT (Top View)
42-Pin SOJ
(DA-7)
Vcc
DQ1
DQ2
DQ3
DQ4
Vcc
DQ5
DQ6
DQ7
DQ8
NC
NC
WE#
RAS#
NC
NC
A0
A1
A2
A3
Vcc
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
Vss
DQ16
DQ15
DQ14
DQ13
Vss
DQ12
DQ11
DQ10
DQ9
NC
CASL#
CASH#
OE#
A9
A8
A7
A6
A5
A4
Vss
Vcc
DQ1
DQ2
DQ3
DQ4
Vcc
DQ5
DQ6
DQ7
DQ8
NC
44/50-Pin TSOP
(DB-6)
1
2
3
4
5
6
7
8
9
10
11
50
49
48
47
46
45
44
43
42
41
40
Vss
DQ16
DQ15
DQ14
DQ13
Vss
DQ12
DQ11
DQ10
DQ9
NC
OPTIONS
• Voltage
3.3V
5V
• Packages
Plastic SOJ (400 mil)
Plastic TSOP (400 mil)
• Timing
60ns access
70ns access (3.3V only)
• Refresh Rate
Standard 16ms period
Self Refresh and 128ms period
MARKING
LC
C
DJ
TG
-6
-7
None
S
NC
NC
WE#
RAS#
NC
NC
A0
A1
A2
A3
Vcc
15
16
17
18
19
20
21
22
23
24
25
36
35
34
33
32
31
30
29
28
27
26
NC
CASL#
CASH#
OE#
A9
A8
A7
A6
A5
A4
Vss
Note:
The # symbol indicates signal is active LOW.
1 MEG x 16 FPM DRAM PART NUMBERS
PART NUMBER
MT4LC1M16C3DJ
MT4LC1M16C3DJS
MT4LC1M16C3TG
MT4LC1M16C3TGS
MT4C1M16C3DJ
MT4C1M16C3DJS
MT4C1M16C3TG
MT4C1M16C3TGS
V
CC
3.3V
3.3V
3.3V
3.3V
5V
5V
5V
5V
PACKAGE
SOJ
SOJ
TSOP
TSOP
SOJ
SOJ
TSOP
TSOP
REFRESH
Standard
Self
Standard
Self
Standard
Self
Standard
Self
• Part Number Example: MT4LC1M16C3TG-6
Note: The 1 Meg x 16 FPM DRAM base number differentiates the offerings in
one place -
MT4LC1M16C3.
The third field distinguishes the low voltage
offering: LC designates Vcc = 3.3V and C designates Vcc = 5V.
KEY TIMING PARAMETERS
SPEED
-6
-7
t
RC
t
RAC
t
PC
t
AA
t
CAC
t
RP
110ns
130ns
60ns
70ns
35ns
40ns
30ns
35ns
15ns
20ns
40ns
50ns
GENERAL DESCRIPTION
The 1 Meg x 16 DRAM is a randomly accessed, solid-state
memory containing 16,777,216 bits organized in a x16 con-
figuration. The 1 Meg x 16 DRAM has both BYTE WRITE
and WORD WRITE access cycles via two CAS# pins
1 Meg x 16 FPM DRAM
D51.pm5 – Rev. 3/97
(CASL# and CASH#). These function in an identical man-
ner to a single CAS# of other DRAMs in that either CASL#
or CASH# will generate an internal CAS#.
The CAS# function and timing are determined by the first
CAS# (CASL# or CASH#) to transition LOW and the last
CAS# to transition back HIGH. Use of only one of the two
results in a BYTE access cycle. CASL# transitioning LOW
selects an access cycle for the lower byte (DQ1-DQ8) and
CASH# transitioning LOW selects an access cycle for the
upper byte (DQ9-DQ16).
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©1997,
Micron Technology, Inc.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2301  483  1784  1625  1780  47  10  36  33  11 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号