EEWORLDEEWORLDEEWORLD

Part Number

Search

MT46V8M16P-75IT:D

Description
DDR DRAM, 8MX16, 0.75ns, CMOS, PDSO66, 0.400 INCH, LEAD FREE, PLASTIC, TSOP-66
Categorystorage    storage   
File Size6MB,81 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Environmental Compliance
Download Datasheet Parametric View All

MT46V8M16P-75IT:D Overview

DDR DRAM, 8MX16, 0.75ns, CMOS, PDSO66, 0.400 INCH, LEAD FREE, PLASTIC, TSOP-66

MT46V8M16P-75IT:D Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerMicron Technology
Parts packaging codeTSOP
package instructionTSSOP, TSSOP66,.46
Contacts66
Reach Compliance Codeunknown
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Maximum access time0.75 ns
Other featuresAUTO/SELF REFRESH
Maximum clock frequency (fCLK)133 MHz
I/O typeCOMMON
interleaved burst length2,4,8
JESD-30 codeR-PDSO-G66
JESD-609 codee3
length22.22 mm
memory density134217728 bit
Memory IC TypeDDR DRAM
memory width16
Number of functions1
Number of ports1
Number of terminals66
word count8388608 words
character code8000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize8MX16
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Encapsulate equivalent codeTSSOP66,.46
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius)260
power supply2.5 V
Certification statusNot Qualified
refresh cycle4096
Maximum seat height1.2 mm
self refreshYES
Continuous burst length2,4,8
Maximum standby current0.003 A
Maximum slew rate0.375 mA
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
width10.16 mm
128Mb: x4, x8, x16 DDR SDRAM
Features
Double Data Rate (DDR) SDRAM
MT46V32M4 – 8 Meg x 4 x 4 Banks
MT46V16M8 – 4 Meg x 8 x 4 Banks
MT46V8M16 – 2 Meg x 16 x 4 Banks
Features
• V
DD
= +2.5V ±0.2V, V
DD
Q = +2.5V ±0.2V
• V
DD
= +2.6V ±0.1V, V
DD
Q = +2.6V ±0.1V (DDR400)
• Bidirectional data strobe (DQS) transmitted/
received with data, i.e., source-synchronous data
capture (x16 has two – one per byte)
• Internal, pipelined double-data-rate (DDR)
architecture; two data accesses per clock cycle
• Differential clock inputs (CK and CK#)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• DLL to align DQ and DQS transitions with CK
• Four internal banks for concurrent operation
• Data mask (DM) for masking write data
(x16 has two – one per byte)
• Programmable burst lengths: 2, 4, or 8
• Auto refresh and self refresh modes
• Longer lead TSOP for improved reliability (OCPL)
• 2.5V I/O (SSTL_2 compatible)
• Concurrent auto precharge option is supported
t
RAS lockout supported (
t
RAP =
t
RCD)
Options
• Configuration
32 Meg x 4 (8 Meg x 4 x 4 banks)
16 Meg x 8 (4 Meg x 8 x 4 banks)
8 Meg x 16 (2 Meg x 16 x 4 banks)
• Plastic package – OCPL
66-pin TSOP
66-pin TSOP (Pb-free)
• Timing – cycle time
5ns @ CL = 3 (DDR400)
6ns @ CL = 2.5 (DDR333)
(TSOP only)
7.5ns @ CL = 2 (DDR266)
1
7.5ns @ CL = 2 (DDR266A)
7.5ns @ CL = 2.5 (DDR266B)
• Self refresh
Standard
Low-power self refresh
• Temperature rating
Commercial (0°C to 70°C)
Industrial (–40°C to +85°C)
• Revision
Marking
32M4
16M8
8M16
TG
P
-5B
-6T
-75E
-75Z
-75
None
L
None
IT
:D
Notes: 1. Not recommended for new designs
Table 1:
Key Timing Parameters
CL = CAS (READ) latency; MIN clock rate with 50% duty cycle at CL = 2 (-75E, -75Z), CL = 2.5 (-6, -6T, -75), and
CL = 3 (-5B)
Clock Rate (MHz)
Speed Grade
-5B
-6T
-75E/-75Z
-75
CL = 2
133
133
133
100
CL = 2.5
167
167
133
133
CL = 3
200
n/a
n/a
n/a
Data Out
Window
1.6ns
2.0ns
2.5ns
2.5ns
Access
Window
±0.70ns
±0.70ns
±0.75ns
±0.75ns
DQS–DQ
Skew
+0.40ns
+0.45ns
+0.50ns
+0.50ns
PDF: 09005aef816fd013/Source: 09005aef82a95a3a
128Mb_DDR_x4x8x16_D1.fm - 128Mb DDR: Rev. F; Core DDR: Rev. A 4/07 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2004 Micron Technology, Inc. All rights reserved.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1361  1847  324  1071  1322  28  38  7  22  27 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号