EEWORLDEEWORLDEEWORLD

Part Number

Search

71P72804S167BQI

Description
CABGA-165, Tray
Categorystorage    storage   
File Size869KB,21 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

71P72804S167BQI Overview

CABGA-165, Tray

71P72804S167BQI Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeCABGA
Contacts165
Manufacturer packaging codeBQ165
Reach Compliance Codenot_compliant
ECCN code3A991
Maximum access time0.5 ns
Maximum clock frequency (fCLK)167 MHz
I/O typeSEPARATE
JESD-30 codeR-PBGA-B165
JESD-609 codee0
memory density18874368 bit
Memory IC TypeSTANDARD SRAM
memory width18
Humidity sensitivity level3
Number of terminals165
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
organize1MX18
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)225
power supply1.5/1.8,1.8 V
Certification statusNot Qualified
Maximum standby current0.35 A
Minimum standby current1.7 V
Maximum slew rate0.7 mA
surface mountYES
technologyCMOS
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
18Mb Pipelined
QDR™II SRAM
Burst of 2
Features
IDT71P72804
IDT71P72604
Description
The IDT QDRII
TM
Burst of two SRAMs are high-speed synchro-
nous memories with independent, double-data-rate (DDR), read and
write data ports. This scheme allows simultaneous read and write
access for the maximum device throughput, with two data items passed
with each read or write. Four data word transfers occur per clock
cycle, providing quad-data-rate (QDR) performance. Comparing this
with standard SRAM common I/O (CIO), single data rate (SDR) de-
vices, a four to one increase in data access is achieved at equivalent
clock speeds. Considering that QDRII allows clock speeds in excess of
standard SRAM devices, the throughput can be increased well beyond
four to one in most applications.
Using independent ports for read and write data access, simplifies
system design by eliminating the need for bi-directional buses. All buses
associated with the QDRII are unidirectional and can be optimized for
signal integrity at very high bus speeds. The QDRII has scalable output
impedance on its data output bus and echo clocks, allowing the user to
tune the bus for low noise and high performance.
The QDRII has a single DDR address bus with multiplexed read
and write addresses. All read addresses are received on the first half of
the clock cycle and all write addresses are received on the second half
of the clock cycle. The read and write enables are received on the first
half of the clock cycle. The byte and nibble write signals are received on
both halves of the clock cycle simultaneously with the data they are
controlling on the data input bus.
18Mb Density (1Mx18, 512kx36)
Separate, Independent Read and Write Data Ports
-
Supports concurrent transactions
Dual Echo Clock Output
2-Word Burst on all SRAM accesses
DDR (Double Data Rate) Multiplexed Address Bus
-
One Read and One Write request per clock cycle
DDR (Double Data Rate) Data Buses
-
Two word burst data per clock on each port
-
Four word transfers per clock cycle (2 word bursts
on 2 ports)
Depth expansion through Control Logic
HSTL (1.5V) inputs that can be scaled to receive signals
from 1.4V to 1.9V.
Scalable output drivers
-
Can drive HSTL, 1.8V TTL or any voltage level
from 1.4V to 1.9V.
-
Output Impedance adjustable from 35 ohms to 70
ohms
Commercial and Industrial Temperature Ranges
1.8V Core Voltage (V
DD
)
165-ball, 1.0mm pitch, 13mm x 15mm fBGA Package
JTAG Interface
Functional Block Diagram
(Note1)
D
(Note1)
DATA
REG
DATA
REG
(Note1)
WRITE DRIVER
SA
OUTPUT SELECT
(Note2)
SENSE AMPS
OUTPUT REG
ADD
REG
(Note2)
WRITE/READ DECODE
R
W
BWx
(Note3)
CTRL
LOGIC
18M
MEMORY
ARRAY
(Note4)
(Note4)
(Note1)
Q
K
K
C
C
CLK
GEN
SELECT OUTPUT CONTROL
6109 drw 16
CQ
CQ
Notes
1) Represents 18 signal lines for x18, and 36 signal lines for x36
2) Represents 19 address signal lines for x18, and 18 address signal lines for x36.
3) Represents 2 signal lines for x18, and 4r signal lines for x36.
4) Represents 36 signal lines for x18, and 72 signal lines for x36.
1
©2005 Integrated Device Technology, Inc. QDR SRAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress Semiconductor, IDT, and Micron Technology, Inc.
OCTOBER 2008
DSC-6109/0A
Support Liu Xiang, the love of the Chinese people!!! (Repost)
[size=5] The 18th is a very ordinary day in the Olympic schedule, but for tens of millions of Chinese, today is very important. Because our 100-meter hurdles sprinter will make his debut at the Beijin...
sunshine0410 Talking
Can someone help me? LCD program problem 1604
LCD liquid crystal display LCD1604 driver module /*Note 1: LCD1604 only contains the character library in the ASCII code table, no Chinese character library, can not be dotted by itself, inconvenient ...
lcymizuno MCU
Please give me some advice on how to choose a microcontroller model!
Hey guys, I'm a MCU newbie, and I want to DIY a device that can display time, temperature, humidity, and receive text messages and display them in a scrolling manner. What type of MCU should I use? An...
weixxx888 51mcu
Single-chip DSP implements G.729A voice codec
[size=9pt]The G.729 recommendation released by the International Telecommunication Union (ITU) in November 1995 is called "Conjugate Structure Algebraic Code Excited Linear Prediction Coding Scheme" (...
kandy2059 DSP and ARM Processors
Quartus2 FPGACPLD design.PDF
Quartus2 FPGACPLD design.PDF...
yanghaibo1121 FPGA/CPLD
Electronic Transformer Design Handbook (Edited by Wang Ruihua)
Electronic Transformer Design Manual (Edited by Wang Ruihua)! I downloaded it before and kept it for myself before, so I’d like to share it with you!...
joranli Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2160  2825  2161  684  1482  44  57  14  30  23 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号