EEWORLDEEWORLDEEWORLD

Part Number

Search

Am29LL800BB-200ECB

Description
8 Megabit (1 M x 8-Bit/512 K x 16-Bit) CMOS 2.2 Volt-only Boot Sector Flash Memory
File Size241KB,40 Pages
ManufacturerAMD
Websitehttp://www.amd.com
Download Datasheet View All

Am29LL800BB-200ECB Overview

8 Megabit (1 M x 8-Bit/512 K x 16-Bit) CMOS 2.2 Volt-only Boot Sector Flash Memory

ADVANCE INFORMATION
Am29LL800B
8 Megabit (1 M x 8-Bit/512 K x 16-Bit)
CMOS 2.2 Volt-only Boot Sector Flash Memory
DISTINCTIVE CHARACTERISTICS
s
Single power supply operation
— 2.2 to 2.7 volt read and write operations for
battery-powered applications
s
Manufactured on 0.35 µm process technology
— Compatible with 0.5 µm Am29LL800 device
s
High performance
— Access times as fast as 150 ns
s
Ultra low power consumption (typical values at
5 MHz)
— 75 nA Automatic Sleep mode current
— 75 nA standby mode current
— 7 mA read current
— 15 mA program/erase current
s
Flexible sector architecture
— One 16 Kbyte, two 8 Kbyte, one 32 Kbyte, and
fifteen 64 Kbyte sectors (byte mode)
— One 8 Kword, two 4 Kword, one 16 Kword, and
fifteen 32 Kword sectors (word mode)
— Supports full chip erase
— Sector Protection features:
A hardware method of locking a sector to
prevent any program or erase operations within
that sector
Sectors can be locked in-system or via
programming equipment
Temporary Sector Unprotect feature allows code
changes in previously locked sectors
s
Unlock Bypass Program Command
— Reduces overall programming time when
issuing multiple program command sequences
s
Top or bottom boot block configurations
available
s
Embedded Algorithms
— Embedded Erase algorithm automatically
preprograms and erases the entire chip or any
combination of designated sectors
— Embedded Program algorithm automatically
writes and verifies data at specified addresses
s
Minimum 1,000,000 write cycle guarantee per
sector
s
Package option
— 48-pin TSOP
— 44-pin SO
s
Compatibility with JEDEC standards
— Pinout and software compatible with single-
power supply Flash
— Superior inadvertent write protection
s
Data# Polling and toggle bits
— Provides a software method of detecting
program or erase operation completion
s
Ready/Busy# pin (RY/BY#)
— Provides a hardware method of detecting
program or erase cycle completion
s
Erase Suspend/Erase Resume
— Suspends an erase operation to read data from,
or program data to, a sector that is not being
erased, then resumes the erase operation
s
Hardware reset pin (RESET#)
— Hardware method to reset the device to reading
array data
This document contains information on a product under development at Advanced Micro Devices. The information
is intended to help you evaluate this product. AMD reserves the right to change or discontinue work on this proposed
product without notice.
Publication#
21518
Rev:
A
Amendment/+3
Issue Date:
March 1998
Refer to AMD’s Website (www.amd.com) for the latest information.
Antique surveillance camera
It detects vibration or other acceleration, and then automatically sends a text message to the owner on the phone to remind him. Or if there is abnormal movement such as loss, it can also send a text ...
JFET Wireless Connectivity
TMS320F2802 series PWM output
I have a question for you guys. Can the PWM output pin of TMS320F2802 series directly output voltage? Is an external integrator circuit needed for conversion?...
kelywu MCU
When will the gifts redeemed from TI Mall be shipped?
When will the gifts redeemed from TI Mall be shipped?...
EricCheng Talking
What is the minimum high level value of DSP (reset circuit)?
I read in the manual that the minimum high level of DSP is 2.4V. Is it the same for the reset signal XRS? If you design an RC reset circuit, with the upper resistor connected to 3.3V and the series ca...
安_然 DSP and ARM Processors
Some student entries in the XILNX Cup National College Innovation Competition (2)
WCDMA Digital Frequency Domain Interference Canceller-Beijing University of Posts and Telecommunications...
songbo FPGA/CPLD
Analog CMOS Integrated Circuit Design (Razavi)
Page 14 of the book says: "Assuming that when Vgs=Vth, the NMOS substrate is inverted, then the inversion charge density caused by the gate oxide capacitance Cox is proportional to Vgs minus Vth." My ...
BasaraTama Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 443  1294  2440  2395  261  9  27  50  49  6 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号