EEWORLDEEWORLDEEWORLD

Part Number

Search

Am29LV001BT-55JE

Description
128K X 8 FLASH 3V PROM, 55 ns, PQCC32
Categorystorage    storage   
File Size210KB,38 Pages
ManufacturerAMD
Websitehttp://www.amd.com
Download Datasheet Parametric View All

Am29LV001BT-55JE Overview

128K X 8 FLASH 3V PROM, 55 ns, PQCC32

Am29LV001BT-55JE Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerAMD
Parts packaging codeLCC
package instructionQCCJ, LDCC32,.5X.6
Contacts32
Reach Compliance Codeunknow
ECCN code3A001.A.2.C
Maximum access time55 ns
Other featuresMINIMUM 1000K WRITE CYCLES; 20 YEAR DATA RETENTION
startup blockTOP
command user interfaceYES
Data pollingYES
Data retention time - minimum20
JESD-30 codeR-PQCC-J32
JESD-609 codee0
length13.97 mm
memory density1048576 bi
Memory IC TypeFLASH
memory width8
Number of functions1
Number of departments/size1,2,7
Number of terminals32
word count131072 words
character code128000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize128KX8
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC32,.5X.6
Package shapeRECTANGULAR
Package formCHIP CARRIER
Parallel/SerialPARALLEL
power supply3/3.3 V
Programming voltage3 V
Certification statusNot Qualified
Maximum seat height3.556 mm
Department size8K,4K,16K
Maximum standby current0.000005 A
Maximum slew rate0.03 mA
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)2.7 V
Nominal supply voltage (Vsup)3 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
switch bitYES
typeNOR TYPE
width11.43 mm
PRELIMINARY
Am29LV001B
1 Megabit (128 K x 8-Bit)
CMOS 3.0 Volt-only Boot Sector Flash Memory
DISTINCTIVE CHARACTERISTICS
s
Single power supply operation
— Full voltage range: 2.7 to 3.6 volt read and write
operations for battery-powered applications
— Regulated voltage range: 3.0 to 3.6 volt read and
write operations and for compatibility with high
performance 3.3 volt microprocessors
s
Manufactured on 0.35 µm process technology
s
High performance
— Full voltage range: access times as fast as 55 ns
— Regulated voltage range: access times as fast
as 45 ns
s
Ultra low power consumption (typical values at
5 MHz)
— 200 nA Automatic Sleep mode current
— 200 nA standby mode current
— 7 mA read current
— 15 mA program/erase current
s
Flexible sector architecture
— One 8 Kbyte, two 4 Kbyte, and seven 16 Kbyte
— Supports full chip erase
— Sector Protection features:
Hardware method of locking a sector to prevent
any program or erase operations within that
sector
Sectors can be locked in-system or via
programming equipment
Temporary Sector Unprotect feature allows code
changes in previously locked sectors
s
Unlock Bypass Mode Program Command
— Reduces overall programming time when
issuing multiple program command sequences
s
Top or bottom boot block configurations
available
s
Embedded Algorithms
— Embedded Erase algorithm automatically
preprograms and erases the entire chip or any
combination of designated sectors
— Embedded Program algorithm automatically
writes and verifies data at specified addresses
s
Minimum 1,000,000 write cycle guarantee per
sector
s
Package option
— 32-pin TSOP
— 32-pin PLCC
s
Compatibility with JEDEC standards
— Pinout and software compatible with single-
power supply Flash
— Superior inadvertent write protection
s
Data# Polling and toggle bits
— Provides a software method of detecting
program or erase operation completion
s
Erase Suspend/Erase Resume
— Supports reading data from or programming
data to a sector that is not being erased
s
Hardware reset pin (RESET#)
— Hardware method for resetting the device to
reading array data
Publication#
21557
Rev:
C
Amendment/0
Issue Date:
April 1998
Beginner's guide to OSTimeDly(1); issues regarding delay
I am a beginner in ucos, but I have not been able to find the way. I don't know how to learn it well. I have been studying for a week and have not made any progress. Although I understand some things,...
longbiao831 Embedded System
R7F0C80212 suite trial development environment construction 1---cubesuite+ software installation
In this event, I was very lucky to get the R7F0C80212 development kit, but due to the busy project work, I have not been able to spare time to carefully evaluate the R7F0C80212. Now that the work has ...
yang_alex Renesas Electronics MCUs
Design of Continuous Modulation Mode Power Factor Corrector
The traditional method of obtaining DC voltage from a 220V AC power grid through uncontrolled rectification has been widely used in power electronics technology. Its advantages are simple structure, l...
zbz0529 Power technology
Quartues 2 simulation teshbench unexpectedly has a problem
After QUARYUS2 -TOOL-RUN EDA SIMULATION TOOL, the following error message appears when running ModelSim 6.5. I hope experts can give me some advice. Q385157936For example,ModelSim may displaythe follo...
lvben5d FPGA/CPLD
How to remove the warning when generating IP core in planahead
When I generate an IP core in planahead, there is always a warning that I can't get rid of: [sim 0] Verilog simulation file type 'Behavioral' is not valid for this core. Overriding with simulation fil...
weibyboy FPGA/CPLD
Quad-core CPU Research
I am planning to make a handheld device with Android 4.2 or above, low power consumption, and industrial-grade chips. Now I am choosing between IMX6Q and S5E4412. I feel that the power consumption of ...
pangjian118114 ARM Technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2740  34  30  2732  393  56  1  55  8  6 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号