EEWORLDEEWORLDEEWORLD

Part Number

Search

DPZ512X32IV3-17B

Description
Flash Module, 512KX32, 170ns, CPGA66, 1.090 X 1.090 INCH, 0.470 INCH HEIGHT, VERSA STACK, CERAMIC, PGA-66
Categorystorage    storage   
File Size893KB,13 Pages
ManufacturerB&B Electronics Manufacturing Company
Download Datasheet Parametric View All

DPZ512X32IV3-17B Overview

Flash Module, 512KX32, 170ns, CPGA66, 1.090 X 1.090 INCH, 0.470 INCH HEIGHT, VERSA STACK, CERAMIC, PGA-66

DPZ512X32IV3-17B Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerB&B Electronics Manufacturing Company
Parts packaging codePGA
package instructionPGA, PGA66,11X11
Contacts66
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Maximum access time170 ns
Spare memory width16
Data pollingNO
JESD-30 codeS-CPGA-P66
JESD-609 codee0
memory density16777216 bit
Memory IC TypeFLASH MODULE
memory width32
Number of functions1
Number of terminals66
word count524288 words
character code512000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize512KX32
Output characteristics3-STATE
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codePGA
Encapsulate equivalent codePGA66,11X11
Package shapeSQUARE
Package formGRID ARRAY
Parallel/SerialPARALLEL
power supply5 V
Programming voltage12 V
Certification statusNot Qualified
Filter levelMIL-STD-883 Class B (Modified)
Maximum seat height10.16 mm
Maximum standby current0.0016 A
Maximum slew rate0.13 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyMOS
Temperature levelMILITARY
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formPIN/PEG
Terminal pitch2.54 mm
Terminal locationPERPENDICULAR
switch bitNO
typeNOR TYPE
16 MEGABIT FLASH EEPROM
DPZ512X32IV3
DESCRIPTION:
The DPZ512X32IV3 ‘’VERSA-STACK’’ module is a
revolutionary new memory subsystem using Dense-Pac
Microsystems’ ceramic Stackable Leadless Chip Carriers
(SLCC) mounted on a co-fired ceramic substrate. It offers
16 Megabits of FLASH EEPROM in a single package
envelope of 1.090" x 1.090" x .470".
The DPZ512X32IV3 is built with eight SLCC packages
each containing two 128K x 8 FLASH memory devices.
Each SLCC is hermetically sealed making the module
suitable for commercial, industrial and military
applications.
By using SLCCs, the ‘’Versa-Stack’’ family of modules
offers a higher board density of memory than available
with conventional through-hole, surface mount, module
or hybrid techniques.
FEATURES:
Organization:
512K x 32, 1 Meg x 16
Fast Access Times (max.):
120, 150, 170, 200, 250ns
Fully Static Operation
- No clock or refresh required
TTL Compatible Inputs
and Outputs
Common Data Inputs
and Outputs
10,000 Erase/Program
Cycles (min.)
66 - Pin PGA ‘’VERSA-STACK’’
Package
FUNCTIONAL BLOCK DIAGRAM
PIN-OUT DIAGRAM
PIN NAMES
A0 - A16
I/O0 - I/O31
CE0 - CE7
WE0, WE1
OE
V
PP
V
DD
V
SS
N.C.
Address Inputs
Data Input/Output
Chip Enables
Write Enables
Output Enable
Programming
Voltage (+12.0V)
Power (+5V)
Ground
No Connect
30A072-12
REV. C
This document contains information on a product that is currently released
to production at Dense-Pac Microsystems, Inc. Dense-Pac reserves the
right to change products or specifications herein without prior notice.
1
About MCU Review
Teacher, I have some questions for you in the microcontroller review. For an 8051 microcontroller application system, its clock frequency is known to be 6MHz. It is necessary to set the internal timer...
ydq15075019 MCU
Why programmers always get shot
As title...
白丁 Talking
Can the arm9 development board access the Internet using a wireless network card?
I have an arm9 development board but it doesn't have a 3g module integrated, but it has a USB interface. Can I connect it to the wireless network card through USB and then I can access the Internet? D...
evinsheng ARM Technology
After FPGA synthesis, a fatal warning appeared:
Timing requirements for slow timing model timing analysis were not met The minimum slack time is a negative value. How can I change it?...
shumin748646 FPGA/CPLD
Circuit diagram help
Hi guys, I want to ask, DB0~DB7 of the microcontroller is connected to the buffer from the decimal counter output Q0`Q7 and then input to the microcontroller, and on the other hand, the output of an A...
小可姐 51mcu
My little sister is waiting online, and she will give me points
Hey guys, I'm a newbie, I'm new here, please help me!! Woo~~~~~~~~~~~~~I have a paper with a small program that needs to run on VXWORKS, I just installed TORNADO2.2, how can I use VXSIM simulator to d...
sspoqss Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2410  2077  2217  122  844  49  42  45  3  17 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号