EEWORLDEEWORLDEEWORLD

Part Number

Search

LFX125B-04FN256I

Description
Field Programmable Gate Array, 484 CLBs, 139000 Gates, CMOS, PBGA256, FPBGA-256
CategoryProgrammable logic devices    Programmable logic   
File Size1006KB,112 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Environmental Compliance  
Download Datasheet Parametric View All

LFX125B-04FN256I Overview

Field Programmable Gate Array, 484 CLBs, 139000 Gates, CMOS, PBGA256, FPBGA-256

LFX125B-04FN256I Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerLattice
Parts packaging codeBGA
package instructionFPBGA-256
Contacts256
Reach Compliance Codeunknown
ECCN codeEAR99
Other featuresALSO OPERATES WITH 3.3V SUPPLY
Combined latency of CLB-Max0.93 ns
JESD-30 codeS-PBGA-B256
JESD-609 codee1
length17 mm
Humidity sensitivity level3
Configurable number of logic blocks484
Equivalent number of gates139000
Number of terminals256
organize484 CLBS, 139000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)250
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height2.1 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
width17 mm
ispXPGA Family
TM
January 2004
Preliminary Data Sheet
Non-volatile, Infinitely Reconfigurable
• Instant-on - Powers up in microseconds via
on-chip E
2
CMOS
®
based memory
• No external configuration memory
• Excellent design security, no bit stream to intercept
• Reconfigure SRAM based logic in milliseconds
Eight sysCLOCK™ Phase Locked Loops
(PLLs) for Clock Management
True PLL technology
10MHz to 320MHz operation
Clock multiplication and division
Phase adjustment
Shift clocks in 250ps steps
High Logic Density for System-level
Integration
139K to 1.25M system gates
160 to 496 I/O
1.8V, 2.5V, and 3.3V V
CC
operation
Up to 414Kb sysMEM™ embedded memory
sysIO™ for High System Performance
High Performance Programmable Function
Unit (PFU)
• Four LUT-4 per PFU supports wide and narrow
functions
• Dual
flip-flops
per LUT-4 for extensive pipelining
• Dedicated logic for adders, multipliers, multiplex-
ers, and counters
• High speed memory support through SSTL and
HSTL
• Advanced buses supported through PCI, GTL+,
LVDS, BLVDS, and LVPECL
• Standard logic supported through LVTTL,
LVCMOS 3.3, 2.5, and 1.8
• 5V tolerant I/O for LVCMOS 3.3 and LVTTL
interfaces
• Programmable drive strength for series termination
• Programmable bus maintenance
Variable-Length Interconnect Routing
Technology
• Optimum speed, power, and
flexibility
for logic
interconnections
sysHSI™ Capability for Ultra Fast Serial
Communications
• Up to 850Mbps performance
• Up to 20 channels per device
• Built in Clock Data Recovery (CDR) and
Serialization and De-serialization (SERDES)
Flexible Memory Resources
• Multiple sysMEM Embedded RAM Blocks
– Single port, Dual port, and FIFO operation
• 64-bit distributed memory in each PFU
– Single port, Double port, FIFO, and Shift
Register operation
Flexible Programming, Reconfiguration,
and Testing
• Supports IEEE 1532 and 1149.1
• Microprocessor configuration interface
• Program E
2
CMOS while operating from SRAM
Table 1. ispXPGA Family Selection Guide
ispXPGA 125
System Gates
PFUs
LUT-4s
Logic FFs
sysMEM Memory
Distributed Memory
EBR
sysHSI Channels
User I/O
Packaging
139K
484
1936
3.8K
92K
30K
20
4
160/176
256 fpBGA
516 fpBGA
1
ispXPGA 200
210K
676
2704
5.4K
111K
43K
24
8
160/208
256 fpBGA
516 fpBGA
1
ispXPGA 500
476K
1764
7056
14.1K
184K
112K
40
12
336
516 fpBGA
1
900 fpBGA
1. Thermally enhanced package.
© 2004 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
ispXPGA 1200
1.25M
3844
15376
30.7K
414K
246K
90
20
496
680 fpSBGA
1
900 fpBGA
www.latticesemi.com
1
xpga_07.1

Recommended Resources

[Transfer] Tips on copper plating in Altium Designer
[p=24, null, left][color=rgb(0, 0, 0)][font=simsun, Arial][size=14px][b]1. Copper connection method: [/b][/size][/font][/color][/p][p=24, null, left][color=rgb(0, 0, 0)][font=simsun, Arial][size=14px]...
ohahaha PCB Design
Tips: Using AVR timer output to boost LCD
When using 3.6V lithium battery to power AVR, many LCDs cannot display. However, LCD consumes very little power and can be driven by AVR I/O pins. As shown in the figure, VDD can output 5.63V voltage ...
26979746 Microchip MCU
About differential circuits
As shown in the figure, the resistor below is a 100M resistor, and the voltage above is 500V. The differential circuit measures the voltage across the sampling resistor. If the grounds on both sides a...
leosky568 Analog electronics
I need a 5529 digital clock program from you guys, I need it urgently!
RT. Please help me with a 5529 digital clock program. I need it urgently! :surrender: Thank you so much! {:1_85:} If you have any kind friends, please send it to [email]463355239@qq.com[/email]. Thank...
开心1笑 Microcontroller MCU
When running IPerf under WinCE ARMV4I, it prompts that components or related libraries are missing
I want to measure the bandwidth of the Wi-Fi module. I downloaded an IPerf source code from the Internet. The board uses ARMV4I. I select ARMV4I as the compiler. After building, I copy iperf.exe to th...
eedede Embedded System
Application of MSP430F5xxx in the highway toll collection system (ETC)
AbstractThis paper discusses the method of using MSP430F5xxx to implement real-time HDLC encoding and decoding in ETC system. MSP430F5xxx is the latest product series of TI's MSP430 family. It adopts ...
l4568527193 Microcontroller MCU

Popular Articles

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2729  2506  2151  1966  1493  55  51  44  40  31 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号