EEWORLDEEWORLDEEWORLD

Part Number

Search

M36DR432A120ZA6

Description
SPECIALTY MEMORY CIRCUIT, PBGA66, 0.80 MM PITCH, STACK, LFBGA-66
Categorystorage    storage   
File Size329KB,46 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Download Datasheet Parametric View All

M36DR432A120ZA6 Overview

SPECIALTY MEMORY CIRCUIT, PBGA66, 0.80 MM PITCH, STACK, LFBGA-66

M36DR432A120ZA6 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerSTMicroelectronics
Parts packaging codeBGA
package instruction0.80 MM PITCH, STACK, LFBGA-66
Contacts66
Reach Compliance Codenot_compliant
Maximum access time120 ns
Other featuresTHE DEVICE ALSO CONTAINS A 4 MBIT (256K X16) SRAM
JESD-30 codeR-PBGA-B66
JESD-609 codee0
length12 mm
memory density33554432 bit
Memory IC TypeMEMORY CIRCUIT
memory width16
Mixed memory typesFLASH+SRAM
Number of functions1
Number of terminals66
word count2097152 words
character code2000000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize2MX16
Package body materialPLASTIC/EPOXY
encapsulated codeLFBGA
Encapsulate equivalent codeBGA66,8X12,32
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE, FINE PITCH
power supply1.8/2 V
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum slew rate0.04 mA
Maximum supply voltage (Vsup)2.2 V
Minimum supply voltage (Vsup)1.65 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
width8 mm
M36DR432A
M36DR432B
32 Mbit (2Mb x16, Dual Bank, Page) Flash Memory
and 4 Mbit (256K x16) SRAM, Multiple Memory Product
FEATURES SUMMARY
s
SUPPLY VOLTAGE
– V
DDF
= V
DDS
=1.65V to 2.2V
s
s
s
Figure 1. Packages
– V
PPF
= 12V for Fast Program (optional)
ACCESS TIME: 100,120ns
LOW POWER CONSUMPTION
ELECTRONIC SIGNATURE
– Manufacturer Code: 20h
– Top Device Code, M36DR432A: 00A0h
– Bottom Device Code, M36DR432B: 00A1h
FBGA
FLASH MEMORY
s
32 Mbit (2Mb x16) BOOT BLOCK
– Parameter Blocks (Top or Bottom Location)
s
Stacked LFBGA66 (ZA)
8 x 8 ball array
PROGRAMMING TIME
– 10µs typical
– Double Word Programming Option
s
ASYNCRONOUS PAGE MODE READ
– Page width: 4 Word
– Page Mode Access Time: 35ns
s
DUAL BANK OPERATION
– Read within one Bank while Program or
Erase within the other
– No Delay between Read and Write
Operations
s
BLOCK PROTECTION ON ALL BLOCKS
– WPF for Block Locking
COMMON FLASH INTERFACE
– 64 bit Security Code
s
SRAM
s
4 Mbit (256K x 16 bit)
s
s
LOW V
DDS
DATA RETENTION: 1V
POWER DOWN FEATURES USING TWO
CHIP ENABLE INPUTS
November 2001
1/46

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1700  1073  2341  1689  2539  35  22  48  52  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号