EEWORLDEEWORLDEEWORLD

Part Number

Search

Am29LV400BB90FEB

Description
256K X 16 FLASH 3V PROM, 120 ns, PDSO44
Categorystorage   
File Size45KB,7 Pages
ManufacturerAMD
Websitehttp://www.amd.com
Download Datasheet Parametric View All

Am29LV400BB90FEB Overview

256K X 16 FLASH 3V PROM, 120 ns, PDSO44

Am29LV400BB90FEB Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals44
Maximum operating temperature70 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage2.7 V
Rated supply voltage3 V
maximum access time120 ns
Processing package descriptionMO-180AA, SOP-44
stateTRANSFERRED
CraftsmanshipCMOS
packaging shapeRECTANGULAR
Package SizeSMALL OUTLINE
surface mountYes
Terminal formGULL WING
Terminal spacing1.27 mm
Terminal locationDUAL
Packaging MaterialsPLASTIC/EPOXY
Temperature levelCOMMERCIAL
memory width16
organize256K X 16
storage density4.19E6 deg
operating modeASYNCHRONOUS
Number of digits262144 words
Number of digits256K
Spare memory width8
Memory IC typeFLASH 3V PROM
serial parallelPARALLEL
ADVANCE INFORMATION
Am29LV400B
4 Megabit (512 K x 8-Bit/256 K x 16-Bit)
CMOS 3.0 Volt-only Boot Sector Flash Memory
DISTINCTIVE CHARACTERISTICS
s
Single power supply operation
— Full voltage range: 2.7 to 3.6 volt read and write
operations for battery-powered applications
— Regulated voltage range: 3.0 to 3.6 volt read
and write operations and for compatibility with
high performance 3.3 volt microprocessors
s
Manufactured on 0.35
µm
process technology
— Compatible with 0.5
µm
Am29LV400 device
s
High performance
— Full voltage range: access times as fast as 80 ns
— Regulated voltage range: access times as fast
as 70 ns
s
Ultra low power consumption (typical values at
5 MHz)
— 200 nA Automatic Sleep mode current
— 200 nA standby mode current
— 7 mA read current
— 15 mA program/erase current
s
Flexible sector architecture
— One 16 Kbyte, two 8 Kbyte, one 32 Kbyte, and
seven 64 Kbyte sectors (byte mode)
— One 8 Kword, two 4 Kword, one 16 Kword, and
seven 32 Kword sectors (word mode)
— Supports full chip erase
— Sector Protection features:
A hardware method of locking a sector to
prevent any program or erase operations within
that sector
Sectors can be locked in-system or via
programming equipment
Temporary Sector Unprotect feature allows code
changes in previously locked sectors
s
Unlock Bypass Program Command
— Reduces overall programming time when
issuing multiple program command sequences
s
Top or bottom boot block configurations
available
s
Embedded Algorithms
— Embedded Erase algorithm automatically
preprograms and erases the entire chip or any
combination of designated sectors
— Embedded Program algorithm automatically
writes and verifies data at specified addresses
s
Minimum 1,000,000 write cycle guarantee per
sector
s
Package option
— 48-ball FBGA
— 48-pin TSOP
— 44-pin SO
s
Compatibility with JEDEC standards
— Pinout and software compatible with single-
power supply Flash
— Superior inadvertent write protection
s
Data# Polling and toggle bits
— Provides a software method of detecting
program or erase operation completion
s
Ready/Busy# pin (RY/BY#)
— Provides a hardware method of detecting
program or erase cycle completion
s
Erase Suspend/Erase Resume
— Suspends an erase operation to read data from,
or program data to, a sector that is not being
erased, then resumes the erase operation
s
Hardware reset pin (RESET#)
— Hardware method to reset the device to reading
array data
This document contains information on a product under development at Advanced Micro Devices. The information
is intended to help you evaluate this product. AMD reserves the right to change or discontinue work on this proposed
product without notice.
Publication#
21523
Rev:
A
Amendment/0
Issue Date:
January 1998
About the simulation of the median algorithm IP core provided by Quartus
[i=s] This post was last edited by ymdynhz on 2014-5-27 15:00 [/i] Why is there no signal output after adding modelsim? All the libraries that can be added have been added. . Please help me~~...
ymdynhz FPGA/CPLD
I was confused and didn't understand whether the 1.5K USB external pull-up resistor was necessary.
I only use STM32F105 as USB DEVICE. Now I see that the evaluation board of 103 needs DP pull-up,but the documentation seems not to need it .Is it necessary to pull up externally when using USB soft co...
kakashilw stm32/stm8
I would like to ask, what are the functions of D flip-flop, JK flip-flop, T flip-flop, and SR flip-flop respectively?
As the title says: I would like to ask, what are the functions of D flip-flop, JK flip-flop, T flip-flop, and SR flip-flop respectively?...
郑志辉 Embedded System
Design of a neural signal conditioning circuit
The human body's neural signals directly represent the human body's self-meaning. Studying neural signals provides a way to understand and identify the human body. For many years. At present, the rese...
rain Analog electronics
Find a master to learn microcontroller
Looking for a master to learn microcontroller, contact QQ296937119...
282767310 Embedded System
Ask a few questions about the critical section of ucos
I just started learning ucos, and there are a few questions I don't quite understand. In ucos, you can use the method of turning off and then on interrupts to handle critical section code: OS_ENTER_CR...
我是传奇11 Real-time operating system RTOS

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2748  1196  1360  2309  1633  56  25  28  47  33 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号