EEWORLDEEWORLDEEWORLD

Part Number

Search

FT28C010-15UI-AT

Description
EEPROM, 128KX8, 150ns, Parallel, CMOS, CPGA30, CERAMIC, PGA-30
Categorystorage    storage   
File Size2MB,31 Pages
ManufacturerForce Technologies Ltd.
Download Datasheet Parametric View All

FT28C010-15UI-AT Overview

EEPROM, 128KX8, 150ns, Parallel, CMOS, CPGA30, CERAMIC, PGA-30

FT28C010-15UI-AT Parametric

Parameter NameAttribute value
MakerForce Technologies Ltd.
Parts packaging codePGA
package instructionPGA,
Contacts30
Reach Compliance Codecompliant
ECCN codeEAR99
Maximum access time150 ns
Other featuresSEATED HT-CALCULATED
JESD-30 codeR-CPGA-P30
length16 mm
memory density1048576 bit
Memory IC TypeEEPROM
memory width8
Number of functions1
Number of terminals30
word count131072 words
character code128000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize128KX8
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codePGA
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
Programming voltage5 V
Maximum seat height4.4 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formPIN/PEG
Terminal pitch2.54 mm
Terminal locationPERPENDICULAR
width13.55 mm
Maximum write cycle time (tWC)10 ms
128K x 8 Bit 5V EEPROM
FEATURES
Access Time: 120ns
Simple Byte and Page Write
—Single 5V Supply
—No External High Voltages or VPP Control Circuits
FT28C010-xxxxx-X
DESCRIPTION
The
Force FT28C010
is a 128K x 8 E
2
PROM, fabricated
with, high performance, floating gate
CMOS technology.
Like
most Force
programmable nonvolatile
memories
the
FT28C010
is a 5V only device. The
FT28C010
features the JEDEC approved pinout for byte-
wide memories, compatible with industry standard
EPROMs.
The
FT28C010
supports a 256-byte page write operation,
effectively providing a 19
µs/byte
write cycle and en-
abling the entire memory to be typically written in less
than 2.5 seconds. The
FT28C010
also features
DATA
Polling and Toggle Bit Polling, system software support
schemes used to indicate the early completion of a write
cycle. In addition, the
FT28C010
supports Software Data
Protection option.
Force
E
2
PROMs are designed and tested for applica-
tions requiring extended endurance. Data retention is
specified to be greater than 100 years.
—Self-Timed
—No Erase Before Write
—No Complex Programming Algorithms
—No Overerase Problem
Low Power CMOS:
—Active: 50mA
—Standby: 500
µ
A
Software Data Protection
—Protects Data Against System Level
Inadvertant Writes
High Speed Page Write Capability
Highly Reliable Cell
—Endurance: 100,000 Write Cycles
—Data Retention: 100 Years
Early End of Write Detection
—DATA Polling
—Toggle Bit Polling
-X Manufactured using Xicor Die
FT28C010-xxxxx-AT
128K x 8 Bit 5V EEPROM
FEATURES
Fast Read Access Time 120ns
Automatic Page Write Operation
Internal Address and Data Latches for
128-Bytes Internal Control Timer
Fast Write Cycle Time
Page Write Cycle Time - 10 ms Maximum
1 to 128-Byte Page Write Operation
Low Power Dissipation
80 mA Active Current
300 µA CMOS Standby Current
Hardware and Software Data Protection
DATA Polling for End of Write Detection
High Reliability CMOS Technology
Endurance: 104
Data Retention: 10 Years
Single 5V
±
10% Supply
CMOS and TTL Compatible Inputs and Outputs
-
AT Manufactured using Atmel Die
DESCRIPTION
The FT28C010 is a high-performance Electrically Erasable
and Programmable Read Only Memory. Its one megabit of
memory isorganised as 131,072 words by 8 bits.
Manufactured with advanced nonvolatile CMOS technology,
the device offersaccess times to 120 ns with power dissipa-
tion of just 440 mW. When the device isdeselected, the CMOS
standby current is less than 300 mA. (Cont)
Rev 1.3
1/31
March 2014
Introduction: TI Stellaris LM3S8962 Ethernet + CAN Evaluation Board
The StellarisLM3S8962 Ethernet+CAN Evaluation Board is a general evaluation platform based on the Stellaris LM3S8962 ARMCortex -M3 core microcontroller, supporting software, hardware and development e...
soso Microcontroller MCU
EMI filter design
...
czf0408 Power technology
A well-known communication company in Beijing is recruiting DSP software engineers
DSP Software Engineer Annual Salary 16-19W Job Responsibilities: 1. Responsible for the verification and implementation of the physical layer algorithm of the wireless system products of the broadband...
e1065037772 Recruitment
Ask about wince memory copy problem
I have a question. In WINCE, I used HalAllocateCommonBuffer to apply for a piece of memory for DMA transmission, and then used memcpy to copy the contents of this memory to another area. Now I find th...
懒骨头 Embedded System
[Problem Feedback] Anlu TangDynasty constraint file and code formatting issues
1. During today's test, I found that there can only be one constraint file (.adc) in a TangDynasty project. For example, if there is already a .adc constraint file in the project, if you click Add ADC...
littleshrimp FPGA/CPLD
Haha, I've upgraded again~~~~~ I'll post a thread to celebrate
I am finally a Jingyuan. I am very excited. I thank my motherland, the party and eeworld. Thinking back to when I was a grain of gold sand and looked up at the titles of the heroes, I feel very touche...
anqi90 Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1696  2915  1141  2483  1663  35  59  23  50  34 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号