Synchronous DRAM Module, 32MX72, 5.4ns, CMOS, DIMM-168
HYM71V32735AT8-K Parametric
Parameter Name
Attribute value
Is it lead-free?
Contains lead
Is it Rohs certified?
incompatible
Maker
SK Hynix
Parts packaging code
DIMM
package instruction
DIMM, DIMM168
Contacts
168
Reach Compliance Code
compliant
ECCN code
EAR99
access mode
DUAL BANK PAGE BURST
Maximum access time
5.4 ns
Other features
AUTO/SELF REFRESH
Maximum clock frequency (fCLK)
133 MHz
I/O type
COMMON
JESD-30 code
R-XDMA-N168
JESD-609 code
e4
memory density
2415919104 bit
Memory IC Type
SYNCHRONOUS DRAM MODULE
memory width
72
Number of functions
1
Number of ports
1
Number of terminals
168
word count
33554432 words
character code
32000000
Operating mode
SYNCHRONOUS
Maximum operating temperature
70 °C
Minimum operating temperature
organize
32MX72
Output characteristics
3-STATE
Package body material
UNSPECIFIED
encapsulated code
DIMM
Encapsulate equivalent code
DIMM168
Package shape
RECTANGULAR
Package form
MICROELECTRONIC ASSEMBLY
Peak Reflow Temperature (Celsius)
NOT SPECIFIED
power supply
3.3 V
Certification status
Not Qualified
refresh cycle
4096
self refresh
YES
Maximum standby current
0.036 A
Maximum slew rate
4.32 mA
Maximum supply voltage (Vsup)
3.6 V
Minimum supply voltage (Vsup)
3 V
Nominal supply voltage (Vsup)
3.3 V
surface mount
NO
technology
CMOS
Temperature level
COMMERCIAL
Terminal surface
Gold (Au)
Terminal form
NO LEAD
Terminal pitch
1.27 mm
Terminal location
DUAL
Maximum time at peak reflow temperature
NOT SPECIFIED
HYM71V32735AT8-K Preview
32Mx72 bits
PC133 SDRAM Unbuffered DIMM
based on 16Mx8 SDRAM with LVTTL, 4 banks & 4K Refresh
HYM71V32735AT8 Series
DESCRIPTION
The Hynix HYM71V32735AT8 Series are 32Mx72bits ECC Synchronous DRAM Modules. The modules are composed of eighteen
16Mx8bits CMOS Synchronous DRAMs in 400mil 54pin TSOP-II package, one 2Kbit EEPROM in 8pin TSSOP package on a 168pin
glass-epoxy printed circuit board. One 0.22uF and one 0.0022uF decoupling capacitors per each SDRAM are mounted on the PCB.
The Hynix HYM71V32735AT8 Series are Dual In-line Memory Modules suitable for easy interchange and addition of 256Mbytes
memory. The Hynix HYM71V32735AT8 Series are fully synchronous operation referenced to the positive edge of the clock . All inputs
and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high band-
width.
FEATURES
•
•
•
•
PC133/PC100MHz support
168pin SDRAM Unbuffered DIMM
Serial Presence Detect with EEPROM
1.25” (31.75mm) Height PCB with double sided com-
ponents
Single 3.3±0.3V power supply
- 1, 2, 4 or 8 or Full page for Sequential Burst
•
•
All device pins are compatible with LVTTL interface
- 1, 2, 4 or 8 for Interleave Burst
Data mask function by DQM
•
Programmable CAS Latency ; 2, 3 Clocks
•
•
•
•
•
•
SDRAM internal banks : four banks
Module bank : two physical bank
Auto refresh and self refresh
4096 refresh cycles / 64ms
Programmable Burst Length and Burst Type
ORDERING INFORMATION
Part No.
HYM71V32735AT8-K
HYM71V32735AT8-H
HYM71V32735ALT8-K
HYM71V32735ALT8-H
133MHz
4 Banks
4K
Low Power
Clock
Frequency
Internal
Bank
Ref.
Power
Normal
SDRAM
Package
Plating
TSOP-II
Gold
This document is a general product description and is subject to change without notice. Hynix Semiconductor Inc. does not assume any responsibility for
use of circuits described. No patent licenses are implied.
Rev. 1.5/Dec. 01
2
PC133 SDRAM Unbuffered DIMM
HYM71V32735AT8 Series
PIN DESCRIPTION
PIN
CK0~CK3
CKE0, CKE1
/S0 ~ /S3
BA0, BA1
A0 ~ A11
/RAS, /CAS, /WE
DQM0~DQM7
DQ0 ~ DQ63
CB0 ~ CB7
VCC
V
SS
SCL
SDA
SA0~2
WP
NC
PIN NAME
Clock Inputs
Clock Enable
Chip Select
SDRAM Bank Address
Address
Row Address Strobe, Column
Address Strobe, Write Enable
Data Input/Output Mask
Data Input/Output
Check Bit Input/Output
Power Supply (3.3V)
Ground
SPD Clock Input
SPD Data Input/Output
SPD Address Input
Write Protect for SPD
No Connection
DESCRIPTION
The system clock input. All other inputs are registered to the SDRAM on the
rising edge of CLK
Controls internal clock signal and when deactivated, the SDRAM will be one
of the states among power down, suspend or self refresh
Enables or disables all inputs except CK, CKE and DQM
Selects bank to be activated during /RAS activity
Selects bank to be read/written during /CAS activity