EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72261LA20TFI9

Description
FIFO, 16KX9, 12ns, Synchronous, CMOS, PQFP64, STQFP-64
Categorystorage    storage   
File Size305KB,27 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

IDT72261LA20TFI9 Overview

FIFO, 16KX9, 12ns, Synchronous, CMOS, PQFP64, STQFP-64

IDT72261LA20TFI9 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeQFP
package instructionSTQFP-64
Contacts64
Reach Compliance Codecompliant
ECCN codeEAR99
Maximum access time12 ns
Other featuresRETRANSMIT; AUTO POWER DOWN; EASY EXPANDABLE IN DEPTH AND WIDTH
period time20 ns
JESD-30 codeS-PQFP-G64
JESD-609 codee0
length10 mm
memory density147456 bit
memory width9
Humidity sensitivity level3
Number of functions1
Number of terminals64
word count16384 words
character code16000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize16KX9
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)240
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN LEAD
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature20
width10 mm
CMOS SuperSync FIFO
16,384 x 9
32,768 x 9
FEATURES:
IDT72261LA
IDT72271LA
Choose among the following memory organizations:
IDT72261LA 16,384 x 9
IDT72271LA 32,768 x 9
Pin-compatible with the IDT72281/72291 SuperSync FIFOs
10ns read/write cycle time (8ns access time)
Fixed, low first word data latency time
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Retransmit operation with fixed, low first word data latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag
can default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using EF and FF flags) or First
Word Fall Through timing (using OR and IR flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-
pin Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
DESCRIPTION:
The IDT72261LA/72271LA are exceptionally deep, high speed, CMOS
First-In-First-Out (FIFO) memories with clocked read and write controls.
These FIFOs offer numerous improvements over previous SuperSync
FIFOs, including the following:
The limitation of the frequency of one clock input with respect to the other
has been removed. The Frequency Select pin (FS) has been removed,
thus it is no longer necessary to select which of the two clock inputs,
RCLK or WCLK, is running at the higher frequency.
The period required by the retransmit operation is now fixed and short.
The first word data latency period, from the time the first word is written
to an empty FIFO to the time it can be read, is now fixed and short. (The
variable clock cycle counting delay associated with the latency period found
on previous SuperSync devices has been eliminated on this SuperSync
family.)
FUNCTIONAL BLOCK DIAGRAM
WEN
D
0
-D
8
WCLK
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
16,384 x 9
32,768 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ
CONTROL
LOGIC
OUTPUT REGISTER
MRS
PRS
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
8
4671 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2002
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
SEPTEMBER 2002
DSC-4671/2
The fourth generation of light source - white LED
The first generation of lighting sources used in human history was oil lamps (candles), the second generation was the incandescent lamp invented by Edison, the third generation was fluorescent lamps, ...
ZYXWVU LED Zone
K210 face recognition environment construction process
Now that the k210 board has arrived, we will of course try the target detection feature of k210~ First, we need to download MaixpyIDE from the official website of spieed. If you want to program, you a...
筱笙。。 DigiKey Technology Zone
LCD screen drive circuit
The second one in the LCD screen driver circuit attachment shall prevail. [[i] This post was last edited by Gua Gua on 2008-6-30 13:17 [/i]]...
songbo MCU
At the crossroads of life, should you choose the engineering path or the product development path?
As the title says, I have been very depressed recently and am standing at a crossroads in my life. I want to make a plan for my career and am hesitating between working in an engineering unit and a pr...
zheng522 Talking about work
Please point out errors when switching between tasks using signals
//Create a semaphoreOSSemCreate ((OS_SEM* )&MY_SEM, (CPU_CHAR* )"MY_SEM", (OS_SEM_CTR)1, (OS_ERR* )&err); //Task function of task 1, priority level 4 void task1_task(void *p_arg) { while(1) { printf("...
yefeng115599 Real-time operating system RTOS
Design of Single-CPU Simulator for Single-Chip Microcomputer
Abstract: Based on the in-depth analysis of the storage space structure of the 8051 microcontroller, this paper proposes a design scheme for a single CPU emulator based on a microcontroller. This sche...
rain MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1105  1167  1872  523  2080  23  24  38  11  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号