EEWORLDEEWORLDEEWORLD

Part Number

Search

FTS512K8-20FS36I

Description
Standard SRAM, 512KX8, 20ns, CMOS, PDFP36, FLAT PACK-36
Categorystorage    storage   
File Size525KB,12 Pages
ManufacturerForce Technologies Ltd.
Download Datasheet Parametric View All

FTS512K8-20FS36I Overview

Standard SRAM, 512KX8, 20ns, CMOS, PDFP36, FLAT PACK-36

FTS512K8-20FS36I Parametric

Parameter NameAttribute value
MakerForce Technologies Ltd.
Parts packaging codeDFP
package instructionDFP,
Contacts36
Reach Compliance Codecompliant
ECCN code3A991.B.2.A
Maximum access time20 ns
JESD-30 codeR-PDFP-F36
length23.368 mm
memory density4194304 bit
Memory IC TypeSTANDARD SRAM
memory width8
Number of functions1
Number of terminals36
word count524288 words
character code512000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize512KX8
Package body materialPLASTIC/EPOXY
encapsulated codeDFP
Package shapeRECTANGULAR
Package formFLATPACK
Parallel/SerialPARALLEL
Maximum seat height3.175 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationDUAL
width12.954 mm
FTS512K8/FTS512K8L
HIGH SPEED 512K x 8
STATIC CMOS RAM
FEATURES
High Speed (Equal Access and Cycle Times)
— 15/20/25 ns (Commercial)
— 20/25/35 ns (Industrial)
— 20/25/35/45/55/70 ns (Military)
Low Power
Single 5V±10% Power Supply
Easy Memory Expansion Using
CE
and
OE
Inputs
Common Data I/O
Three-State Outputs
Fully TTL Compatible Inputs and Outputs
Advanced CMOS Technology
Automatic Power Down
Packages
—36-Pin SOJ (400 mil)
—36-Pin FLATPACK
—36-Pin LCC (452 mil x 920 mil)
DESCRIPTION
The FTS512K8 is a 4 Megabit high-speed CMOS
static RAM organised as 512Kx8. The CMOS memory
requires no clocks or refreshing, and has equal access
and cycle times. Inputs are fully TTL-compatible. The
RAM operates from a single 5V±10% tolerance power
supply.
Access times as fast as 15 nanoseconds permit greatly
enhanced system operating speeds. CMOS is utilised
to reduce power consumption to a low level. The FTS512K8
is a member of a family of Force Ram's products offer-
ing fast access times.
The FTS512K8 device provides asynchronous operation
with matching access and cycle times. Memory loca-
tions are specified on address pins A
0
to A
18
. Reading is
accomplished by device selection (CE) and output en-
abling (OE) while write enable (WE) remains HIGH. By
presenting the address under these conditions, the data
in the addressed memory location is presented on the
data input/output pins. The input/output pins stay in the
HIGH Z state when either
CE
or
OE
is HIGH or
WE
is
LOW.
FUNCTIONAL BLOCK DIAGRAM
PIN CONFIGURATIONS
SOLDER-SEAL
FLATPACK (FS-4),
SOJ (J9, CJ2)
LCC (L11)
1519B
REV 1
1/12
2008

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2493  2278  2850  824  2886  51  46  58  17  59 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号