EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61QDB42M18C-300M3

Description
QDR SRAM, 2MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LFBGA-165
Categorystorage    storage   
File Size804KB,32 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Download Datasheet Parametric View All

IS61QDB42M18C-300M3 Overview

QDR SRAM, 2MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LFBGA-165

IS61QDB42M18C-300M3 Parametric

Parameter NameAttribute value
MakerIntegrated Silicon Solution ( ISSI )
package instructionLBGA,
Reach Compliance Codeunknown
ECCN code3A991.B.2.A
Maximum access time0.45 ns
JESD-30 codeR-PBGA-B165
length17 mm
memory density37748736 bit
Memory IC TypeQDR SRAM
memory width18
Number of functions1
Number of terminals165
word count2097152 words
character code2000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize2MX18
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)1.89 V
Minimum supply voltage (Vsup)1.71 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width15 mm
IS61QDB42M18C
IS61QDB41M36C
2Mx18, 1Mx36
36Mb QUAD (Burst 4) SYNCHRONOUS SRAM
FEATURES
1Mx36 and 2Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with late write operation.
Double Data Rate (DDR) interface for read and
write input ports.
1.5 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two output clocks (C and C#) for data output control.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output levels.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
APRIL 2016
DESCRIPTION
The 36Mb IS61QDB41M36C and IS61QDB42M18C are
synchronous, high-performance CMOS static random access
memory (SRAM) devices. These SRAMs have separate I/Os,
eliminating the need for high-speed bus turnaround. The
rising edge of K clock initiates the read/write operation, and
all internal operations are self-timed. Refer to the
Timing
Reference Diagram for Truth Table
for a description of the
basic operations of these QUAD (Burst of 4) SRAMs.
Read and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate. The following are registered internally on
the rising edge of the K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K#
clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the
second and third rising edges of the C# clock (starting 1.5
cycles later after read command). The data-outs from the
second and fourth bursts are updated with the third and
fourth rising edges of the C clock. The K and K# clocks are
used to time the data-outs whenever the C and C# clocks are
tied high. Two full clock cycles are required to complete a
read operation.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2016 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. A1
04/06/2016
1
Hello everyone, I need some guidance on Wi-Fi data transmission implemented in C. Please enlighten me.
I am a novice, please tell me what is the process of using Wi-Fi transmission, and how to implement it in C? For example, I have some video files on my computer and need to transfer them to another co...
ceci Embedded System
PCB that combines both soft and hard
[i=s] This post was last edited by yedaochang on 2016-1-27 21:15 [/i] Which engineer has designed the combination of FPC flexible printed circuit board and FR4 board? Please share your design test....
yedaochang PCB Design
Sailboat attitude instrument designed based on inclination sensor
With the approach of the 2008 Beijing Olympic Games, sailing is gaining more and more attention. How to use modern technology to assist training and improve competition results is particularly importa...
songbo Test/Measurement
Please advise on the brand of isolated power supply
I would like to ask you, which brand of isolated power supply has higher reliability? I need a small power isolated power supply, 24Vin 5Vout....
yanglutian Embedded System
I’m so confused! Can you tell me what I should do? . . .
:Sweat: I am so confused. Everyone is very active in the essay contest. There are so many people participating! Everyone's writing is also very good, but the prizes are fixed. According to the vote, e...
小小白 51mcu
Former employees reveal three classic laws of Huawei people (ZT)
The first law: No matter how you fail at work, if you leave Huawei and go to work for another company, the probability of failure is 99%. The culture and platform of other companies are very different...
水牛 Talking about work

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1280  1627  2828  2122  1524  26  33  57  43  31 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号