EEWORLDEEWORLDEEWORLD

Part Number

Search

TRU050GALNB40.96

Description
Phase Locked Loop, CDSO16, ROHS COMPLIANT, HERMETIC SEALED, CERAMIC, SMD, DIP-16
CategoryAnalog mixed-signal IC    The signal circuit   
File Size173KB,14 Pages
ManufacturerVectron International, Inc.
Websitehttp://www.vectron.com/
Environmental Compliance  
Download Datasheet Parametric View All

TRU050GALNB40.96 Overview

Phase Locked Loop, CDSO16, ROHS COMPLIANT, HERMETIC SEALED, CERAMIC, SMD, DIP-16

TRU050GALNB40.96 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerVectron International, Inc.
Parts packaging codeSOIC
package instructionROHS COMPLIANT, HERMETIC SEALED, CERAMIC, SMD, DIP-16
Contacts16
Reach Compliance Codecompliant
Analog Integrated Circuits - Other TypesPHASE LOCKED LOOP
JESD-30 codeR-CDSO-G16
JESD-609 codee4
length20.32 mm
Humidity sensitivity level1
Number of functions1
Number of terminals16
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height4.69 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal surfaceGOLD OVER NICKEL
Terminal formGULL WING
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperature40
width7.88 mm
TRU050
Complete VCXO based Phase-Locked Loop
Features
Output Frequencies to 65.536 MHz
5.0 V or 3.3Vdc Operation
Tri-State Output
Holdover on Loss of Signal Alarm
VCXO with CMOS Outputs
0/70° or –40/85°C Temperature Range
Ceramic SMD Package
RoHS/Lead Free Compliant
The TRU050, VCXO based PLL
Description
The VI TRU050 is a user-configurable crystal-
based PLL integrated circuit. It includes a digital
phase detector, op-amp, VCXO and additional
integrated functions for use in digital
synchronization applications. Loop filter software
is available as well SPICE models for circuit
simulation.
Applications
Frequency Translation
Clock Smoothing
NRZ Clock Recovery
DSLAM, ADM, ATM, Aggregation, Optical
Switching/Routing, Base Station
Low Jitter PLL’s
Figure 1. TRU050 Block Diagram
Vectron International, 267 Lowell Rd, Hudson NH 03051-4916
Page 1 of 14
Tel: 1-88-VECTRON-1
Web:
www.vectron.com
Rev : 06Jan2006
Practical Guide for Motor Application Development - Based on WildFire STM32 Full Series Development Board
Motor is an electrical device used to convert electrical energy into mechanical energy, commonly known as a motor. Its main function is to generate driving torque as a power source for electrical appl...
arui1999 Download Centre
6~20GHz broadband low noise medium power amplifier
This paper introduces the development of a 6~20GHz microwave broadband low-noise, medium-power amplifier. Using microwave broadband matching and CAD technology, an amplifier that meets the requirement...
JasonYoo Analog electronics
I want to make a video processing embedded system based on FPGA, and also be able to implement my own watermark algorithm. Please give me some ideas!! Thank you
I hope to make an embedded video processing system, of course the lower the cost the better, I have no experience in this area before. I hope experts can give me some advice, such as what chips or wre...
cd0054115 Embedded System
Video frame synchronization
I am currently working on a frame synchronization product. I have searched the relevant principles online, but there are still some things I don't understand: 1: Are the points where digital video is ...
zhuxinyu2008 FPGA/CPLD
tmp006 issue
When debugging the tmp006 infrared temperature measurement chip, I encountered a strange phenomenon. The chip's sensitivity to light is stronger than heat? There is no change when it is placed in fron...
mario813 Analogue and Mixed Signal
Ask a question
input for the clock signal: 0.0 to 4.0 Mbits/s Can we read the frequency of the clock signal from this sentence? This is the description of the clock signal in LCD 5510. Can anyone explain it to me? :...
xiha FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1388  812  2746  289  778  28  17  56  6  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号