EEWORLDEEWORLDEEWORLD

Part Number

Search

IS42SM16800G-75BLI

Description
Synchronous DRAM, 8MX16, 6ns, CMOS, PBGA54, 8 X 8 MM, LEAD FREE, TFBGA-54
Categorystorage    storage   
File Size281KB,33 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Environmental Compliance
Download Datasheet Parametric Compare View All

IS42SM16800G-75BLI Online Shopping

Suppliers Part Number Price MOQ In stock  
IS42SM16800G-75BLI - - View Buy Now

IS42SM16800G-75BLI Overview

Synchronous DRAM, 8MX16, 6ns, CMOS, PBGA54, 8 X 8 MM, LEAD FREE, TFBGA-54

IS42SM16800G-75BLI Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerIntegrated Silicon Solution ( ISSI )
Parts packaging codeBGA
package instructionTFBGA, BGA54,9X9,32
Contacts54
Reach Compliance Codecompliant
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Maximum access time6 ns
Other featuresAUTO/SELF REFRESH, ALSO OPERATES AT 2.5V, 1.8V SUPPLY
Maximum clock frequency (fCLK)133 MHz
I/O typeCOMMON
interleaved burst length1,2,4,8
JESD-30 codeS-PBGA-B54
length8 mm
memory density134217728 bit
Memory IC TypeSYNCHRONOUS DRAM
memory width16
Number of functions1
Number of ports1
Number of terminals54
word count8388608 words
character code8000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize8MX16
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Encapsulate equivalent codeBGA54,9X9,32
Package shapeSQUARE
Package formGRID ARRAY
power supply3.3 V
Certification statusNot Qualified
refresh cycle4096
Maximum seat height1.2 mm
self refreshYES
Continuous burst length1,2,4,8,FP
Maximum standby current0.00001 A
Maximum slew rate0.1 mA
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)2.7 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
width8 mm
IS42/45SM/RM/VM16800G
2M
x
16Bits
x
4Banks Mobile Synchronous DRAM
Description
These IS42/45SM/RM/VM16800G are mobile 134,217,728 bits CMOS Synchronous DRAM organized as 4 banks of 2,097,152 words x 16
bits. These products are offering fully synchronous operation and are referenced to a positive edge of the clock. All inputs and outputs
are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve high bandwidth. All input
and output voltage levels are compatible with LVCMOS.
Features
JEDEC standard 3.3V, 2.5V, 1.8V power supply
• Auto refresh and self refresh
• All pins are compatible with LVCMOS interface
• 4K refresh cycle / 64ms
• Programmable Burst Length and Burst Type
1, 2, 4, 8 or Full Page for Sequential Burst
4 or 8 for Interleave Burst
• Programmable CAS Latency : 2,3 clocks
• All inputs and outputs referenced to the positive edge of the
system clock
• Data mask function by DQM
• Internal 4 banks operation
• Burst Read Single Write operation
• Special Function Support
PASR(Partial Array Self Refresh)
Auto TCSR(Temperature Compensated Self Refresh)
Programmable Driver Strength Control
Full Strength or 1/2, 1/4, 1/8 of Full Strength
Deep Power Down Mode
• Automatic precharge, includes CONCURRENT Auto Precharge
Mode and controlled Precharge
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its
products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services
described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information
and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or
malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or
effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to
its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Rev. A | Apr. 2012
www.issi.com
- DRAM@issi.com
1

IS42SM16800G-75BLI Related Products

IS42SM16800G-75BLI IS42SM16800G-6BLI IS42SM16800G-6BLI-TR IS42VM16800G-6BLI
Description Synchronous DRAM, 8MX16, 6ns, CMOS, PBGA54, 8 X 8 MM, LEAD FREE, TFBGA-54 Synchronous DRAM, 8MX16, 5.5ns, CMOS, PBGA54, 8 X 8 MM, LEAD FREE, TFBGA-54 Synchronous DRAM, 8MX16, 5.5ns, CMOS, PBGA54 Synchronous DRAM, 8MX16, 5.5ns, CMOS, PBGA54, 8 X 8 MM, LEAD FREE, TFBGA-54
Is it Rohs certified? conform to conform to conform to conform to
Reach Compliance Code compliant compliant compliant compliant
Maximum access time 6 ns 5.5 ns 5.5 ns 5.5 ns
Maximum clock frequency (fCLK) 133 MHz 166 MHz 166 MHz 166 MHz
I/O type COMMON COMMON COMMON COMMON
interleaved burst length 1,2,4,8 1,2,4,8 1,2,4,8 1,2,4,8
JESD-30 code S-PBGA-B54 S-PBGA-B54 S-PBGA-B54 S-PBGA-B54
memory density 134217728 bit 134217728 bit 134217728 bit 134217728 bit
Memory IC Type SYNCHRONOUS DRAM SYNCHRONOUS DRAM SYNCHRONOUS DRAM SYNCHRONOUS DRAM
memory width 16 16 16 16
Number of terminals 54 54 54 54
word count 8388608 words 8388608 words 8388608 words 8388608 words
character code 8000000 8000000 8000000 8000000
Maximum operating temperature 85 °C 85 °C 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C -40 °C -40 °C
organize 8MX16 8MX16 8MX16 8MX16
Output characteristics 3-STATE 3-STATE 3-STATE 3-STATE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code TFBGA TFBGA FBGA TFBGA
Encapsulate equivalent code BGA54,9X9,32 BGA54,9X9,32 BGA54,9X9,32 BGA54,9X9,32
Package shape SQUARE SQUARE SQUARE SQUARE
Package form GRID ARRAY GRID ARRAY GRID ARRAY, FINE PITCH GRID ARRAY
power supply 3.3 V 3.3 V 3.3 V 1.8 V
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
refresh cycle 4096 4096 4096 4096
Continuous burst length 1,2,4,8,FP 1,2,4,8,FP 1,2,4,8,FP 1,2,4,8,FP
Maximum standby current 0.00001 A 0.00001 A 0.00001 A 0.00001 A
Maximum slew rate 0.1 mA 0.105 mA 0.105 mA 0.105 mA
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES
technology CMOS CMOS CMOS CMOS
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
Terminal form BALL BALL BALL BALL
Terminal pitch 0.8 mm 0.8 mm 0.8 mm 0.8 mm
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM
Parts packaging code BGA BGA - BGA
package instruction TFBGA, BGA54,9X9,32 TFBGA, BGA54,9X9,32 - TFBGA, BGA54,9X9,32
Contacts 54 54 - 54
ECCN code EAR99 EAR99 - EAR99
access mode FOUR BANK PAGE BURST FOUR BANK PAGE BURST - FOUR BANK PAGE BURST
Other features AUTO/SELF REFRESH, ALSO OPERATES AT 2.5V, 1.8V SUPPLY AUTO/SELF REFRESH, ALSO OPERATES AT 2.5V, 1.8V SUPPLY - AUTO/SELF REFRESH, ALSO OPERATES AT 2.5V, 1.8V SUPPLY
length 8 mm 8 mm - 8 mm
Number of functions 1 1 - 1
Number of ports 1 1 - 1
Operating mode SYNCHRONOUS SYNCHRONOUS - SYNCHRONOUS
Maximum seat height 1.2 mm 1.2 mm - 1.2 mm
self refresh YES YES - YES
Maximum supply voltage (Vsup) 3.6 V 3.6 V - 3.6 V
Minimum supply voltage (Vsup) 2.7 V 2.7 V - 2.7 V
width 8 mm 8 mm - 8 mm
What is the general current consumption of the board?
I want to use LM3S2B93 to make an experimental board, but I don't know how much power consumption current to choose for the board. I would like to ask you how to calculate the power consumption curren...
songhaifei Microcontroller MCU
Question about asynchronous FIFO depth
So, what is the concept of FIFO depth and how to calculate it? I have never thought about this question before. The other day I saw such a question and was amazed....
eeleader-mcu FPGA/CPLD
A solution for zero-crossing regulation
Cross-regulation has always been a thorny issue for designers of multi-channel output power supplies. If a channel (especially one with a heavy load) experiences a large load change (even an open circ...
LED123 Power technology
6410 tvout
Samsung 6410 wince 6.0 bsp package provides tvout_test_switch.exe, tvout_test_output.exe, etc., but there is no source code, I don't know how to convert? Can any expert give me some advice?...
防避风港 Embedded System
Slow Talk about CSL
CSL: Chip Suppot Library is the abbreviation of chip support library.To facilitate users to operate DSP peripherals, TI has packaged some modules into software libraries for users to call. CSL was ori...
kkk584520 DSP and ARM Processors
CC1310 switching rate method
When customers use CC131 to develop products, they often encounter the scenario of switching rates. For example, they use 50Kbps transmission rate at this moment and 10Kbps transmission rate at the ne...
Aguilera Wireless Connectivity

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 443  1058  2190  2570  2127  9  22  45  52  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号