EEWORLDEEWORLDEEWORLD

Part Number

Search

5V9955BFGI

Description
CABGA-96, Tray
Categorylogic    logic   
File Size130KB,11 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance  
Download Datasheet Parametric Compare View All

5V9955BFGI Overview

CABGA-96, Tray

5V9955BFGI Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeCABGA
package instructionLFBGA, BGA96,6X16,32
Contacts96
Manufacturer packaging codeBFG96
Reach Compliance Codeunknown
ECCN codeEAR99
series5V
Input adjustmentSTANDARD
JESD-30 codeR-PBGA-B96
JESD-609 codee1
length13.5 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
MaximumI(ol)0.012 A
Humidity sensitivity level3
Number of functions2
Number of inverted outputs
Number of terminals96
Actual output times8
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeLFBGA
Encapsulate equivalent codeBGA96,6X16,32
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)260
power supply3.3 V
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.5 ns
Maximum seat height1.5 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width5.5 mm
minfmax200 MHz
IDT5V9955
3.3V PROGRAMMABLE SKEW DUAL PLL CLOCK DRIVER TURBOCLOCK W
INDUSTRIAL TEMPERATURE RANGE
PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES OCTOBER 28, 2014
3.3V PROGRAMMABLE
SKEW DUAL PLL CLOCK
DRIVER TURBOCLOCK™ W
IDT5V9955
FEATURES:
Ref input is 5V tolerant
8 pairs of programmable skew outputs
Two separate A and B banks for individual control
Low skew: 185ps same pair, 250ps same bank, 350ps both
banks
Selectable positive or negative edge synchronization on each
bank: excellent for DSP applications
Synchronous output enable on each bank
Input frequency: 2MHz to 200MHz
Output frequency: 6MHz to 200MHz
3-level inputs for skew and PLL range control
3-level inputs for feedback divide selection multiply / divide
ratios of (1-6, 8, 10, 12) / (2, 4)
PLL bypass for DC testing
External feedback, internal loop filter
12mA balanced drive outputs
Low Jitter: <125ps cycle-to-cycle
Power-down mode on each bank
Lock indicator on each bank
Available in BGA package
DESCRIPTION
The IDT5V9955 is a high fanout 3.3V PLL based clock driver intended
for high performance computing and data-communications applications. A
key feature of the programmable skew is the ability of outputs to lead or lag
the REF input signal. The IDT5V9955 has sixteen programmable skew
outputs in eight banks of 2. The two separate PLLs allow the user to
independently control A and B banks. Skew is controlled by 3-level input
signals that may be hard-wired to appropriate HIGH-MID-LOW levels.
The feedback input allows divide-by-functionality from 1 to 12 through
the use of the xDS[1:0] inputs. This provides the user with frequency
multiplication from 1 to 12 without using divided outputs for feedback.
When the xsOE pin is held low, all the xbank outputs are synchronously
enabled. However, if xsOE is held high, all the xbank outputs except x2Q0
and x2Q1 are synchronously disabled. The xLOCK is high when the
xbank PLL has achieved phase lock.
Furthermore, when xPE is held high, all the outputs are synchronized
with the positive edge of the REF clock input. When xPE is held low, all the
xbank outputs are synchronized with the negative edge of REF. The
IDT5V9955 has LVTTL outputs with 12mA balanced drive outputs.
FUNCTIONAL BLOCK DIAGRAM
A
LOCK
A
FS
A
PE
REF
APD
A
sOE
TEST
B
PE
B
FS
B
LOCK
BPD
BsOE
3
3
PLL
/N
3
3
ADS1:0
A1Q
0
A1Q
1
Skew
Select
3
A1F1:0
3
B1F1:0
3
BDS1:0
3
Skew
Select
A
FB
B
FB
3
/N
3
3
PLL
3
B1Q
0
B1Q
1
A2Q
0
A2Q
1
Skew
Select
3
A2F1:0
3
B2F1:0
3
3
Skew
Select
B2Q
0
B2Q
1
A3Q
0
A3Q
1
3
Skew
Select
A3F1:0
3
B3F1:0
3
3
Skew
Select
B3Q
0
B3Q
1
A4Q
0
A4Q
1
Skew
Select
3
A4F1:0
3
B4F1:0
3
3
Skew
Select
B4Q
0
B4Q
1
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
c 2012 Integrated Device Technology, Inc.
JULY 2012
DSC 5974/12

5V9955BFGI Related Products

5V9955BFGI 5V9955BFI
Description CABGA-96, Tray Clock Driver, PBGA96
Is it lead-free? Lead free Contains lead
Is it Rohs certified? conform to incompatible
package instruction LFBGA, BGA96,6X16,32 FBGA, BGA96,6X16,32
Reach Compliance Code unknown not_compliant
ECCN code EAR99 EAR99
JESD-30 code R-PBGA-B96 R-PBGA-B96
JESD-609 code e1 e0
MaximumI(ol) 0.012 A 0.012 A
Humidity sensitivity level 3 3
Number of terminals 96 96
Maximum operating temperature 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LFBGA FBGA
Encapsulate equivalent code BGA96,6X16,32 BGA96,6X16,32
Package shape RECTANGULAR RECTANGULAR
Package form GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, FINE PITCH
Peak Reflow Temperature (Celsius) 260 225
power supply 3.3 V 3.3 V
Certification status Not Qualified Not Qualified
Nominal supply voltage (Vsup) 3.3 V 3.3 V
surface mount YES YES
Temperature level INDUSTRIAL INDUSTRIAL
Terminal surface Tin/Silver/Copper (Sn/Ag/Cu) Tin/Lead (Sn63Pb37)
Terminal form BALL BALL
Terminal pitch 0.8 mm 0.8 mm
Terminal location BOTTOM BOTTOM
Maximum time at peak reflow temperature 30 20
The reason why the image shifts left or right due to HBP, HFP, and HSW of LCD timing
Regarding the HBP, HFP, HSW and other parameters in the LCD timing, if the HBP parameters are not configured accurately, the screen image will shift left or right. Question: Since I need to simulate a...
山之鹰 Embedded System
How to load the driver in winc? ?
I want to load a USB wireless network card driver in wince, and the drivers are all complete. I copied RT2501USB.dll RT73.bin to \WINCE500\pbworkspace\XXXXX\RelDir\ and then added the above content in...
liuerna Embedded System
How to Implement Synchronous Rectifiers in a Resonant LLC Half-Bridge
[p=20, null, left][color=rgb(73, 73, 73)][font=Verdana, sans-serif][size=12px]Resonant LLC half-bridge converters are ideal for off-line high power applications (200-800W) because the primary FETs ben...
wstt Analogue and Mixed Signal
Wince6.0 has no operation and freezes when left alone
After WinCE 6.0 starts and enters the desktop, it keeps supplying power. If you don't do anything, it will freeze. I have encountered the situation where it freezes after 2 hours, 30+ hours, and 60 ho...
DAVIS309 Embedded System
[Decryption 04] DIY wireless remote control tank based on 51 single chip microcomputer remote control receiving circuit
[font=微软雅黑][size=3] Last time we shared the principle of motor control, this time we will continue to see how remote control is achieved. For a tank or a car, we don't want it to run around with a lon...
@ZiShi DIY/Open Source Hardware
Kuyuan Electric Allegro video training
Allegro is an advanced PCB design and routing tool launched by Cadence. Allegro provides a good and interactive working interface and powerful and complete functions. The combination of its front-end ...
EE大学堂 Training Edition

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2577  1247  652  180  2780  52  26  14  4  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号