EEWORLDEEWORLDEEWORLD

Part Number

Search

ABVFM-FREQ-E-R-C-T

Description
CMOS Output Clock Oscillator, 60MHz Min, 320MHz Max, CERAMIC, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size2MB,2 Pages
ManufacturerAbracon
Websitehttp://www.abracon.com/index.htm
Environmental Compliance  
Download Datasheet Parametric View All

ABVFM-FREQ-E-R-C-T Overview

CMOS Output Clock Oscillator, 60MHz Min, 320MHz Max, CERAMIC, SMD, 6 PIN

ABVFM-FREQ-E-R-C-T Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerAbracon
Reach Compliance Codecompliant
Other featuresTAPE AND REEL; TRI-STATE FUNCTION
maximum descent time1.6 ns
Frequency Adjustment - MechanicalNO
Frequency offset/pull rate50 ppm
frequency stability25%
Manufacturer's serial numberABVFM
Installation featuresSURFACE MOUNT
Maximum operating frequency320 MHz
Minimum operating frequency60 MHz
Maximum operating temperature70 °C
Minimum operating temperature-20 °C
Oscillator typeCMOS
Output load10 pF
physical size7.0mm x 5.0mm x 1.8mm
longest rise time1.6 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
CERAMIC SMD CRYSTAL CLOCK OSCILLATOR
WITH VOLTAGE CONTROL
ABVFM SERIES
: PRELIMINARY
5.0 x 7.0 x 1.8mm
FEATURES:
• Based on a proprietary analog multiplier • 2.5V to 3.3V +/- 10% operation
• Tri-State Output
• Ceramic SMD, low profile package
• Ultra low Phase Jitter
• 155.52MHz,
311.04MHz,
622.08MHz applications
APPLICATIONS:
• xDSL, Cable Modems
• Customer Premise Equipment (CPE)
• ATM, SONET, SDH, STB
• LAN / WAN Data Communications Equip.
| | | | | | | | | | | | | | |
STANDARD SPECIFICATIONS:
PARAMETERS
Frequency Range
Operating Temperature
Storage Temperature
Overall Frequency Stability
Supply Voltage (Vdd)
Jitter (12KHz - 20MHz)
Low Phase Noise
60 MHz to 320 MHz
0°C to + 70°C (see options)
- 55°C to + 125°C
± 100 ppm max. (see options)
2.5V - 3.3 Vdc ± 10%
RMS phase jitter < 0.6pS
period jitter < 20pS peak to peak
-130 dBc/Hz @ 1kHz Offset from 212.5MHz
-140 dBc/Hz @ 10kHz Offset from 212.5MHz
-145 dBc/Hz @ 100kHz Offset from 212.5MHz
TBD Per Crystal
+/- 50ppm
58mA min, 65mA typical, 75mA max.
45% min, 50% typical, 55% max.
V
OH
= VDD-2V (VDD-1.025V min)
V
OL
= VDD-2V (VDD-1.620V max)
0.7ns max, 0.4ns typical
0.7ns max, 0.4ns typical
1.6ns max, 1.2ns typical
45% min, 50% typical, 55% max
60mA max, 55mA typical.
45% min, 50% typical, 55% max
247mV min, 355mV typical, 454mV max
-50mV min, 50mV max
V
OH
= 1.6V max, 1.4V typical
V
OL
= 0.9V min, 1.1V typical
V
OS
= 1.125V min, 1.1V typical, 1.375V max
∆V
OS
= 0mV min, 3mV typical, 25mV max
±10µA max, ±1µA typical
0.2ns min, 0.5ns typical, 0.7ns max
0.2ns min, 0.5ns typical, 0.7ns max
Aging (PPM/year)
Pullability
PECL
Supply Current (I
DD
)[Fout = 212.50MHz]
Output Clock Duty Cycle @ V
DD
-1.3V
Output High Voltage
Output Low Voltage
Clock Rise time (t
r
) @ 20/80%
Clock Fall time (t
f
) @ 80/20%
CMOS
Output Clock Rise/ Fall Time [10%~90% VDD with 10pF load]
Output Clock Duty Cycle [Measured @ 50% VDD]
LVDS
Supply Current (I
DD
) [Fout = 212.50MHz]
Output Clock Duty Cycle @ 1.25V
Output Differential Voltage (V
OD
)
VDD Magnitude Change (∆V
OD
)
Output High Voltage
Output Low Voltage
Offset Voltage [R
L
= 100Ω]
Offset Magnitude Voltage[RL = 100Ω]
Power-off Leakage (I
OXD
) [Vout=VDD or GND, VDD=0V]
Differential Clock Rise Time (t
r
) [R
L
=100Ω, CL=10pF]
Differential Clock Fall Time (t
f
) [R
L
=100Ω, CL=10pF]
ABRACON IS
ISO 9001 / QS 9000
CERTIFIED
rev1.1-5/05
30332 Esperanza, Rancho Santa Margarita, California 92688
tel 949-546-8000
|
fax 949-546-8001
| www.abracon.com
Ask a basic question about developing a driver program under Windows
I just started to work with drivers under Windows, and I downloaded an open source program from the Internet. This is a small program written with VC6.0 + 2000DDK. After I configured the same environm...
songfgd Embedded System
Has anyone encountered the problem of incomplete soft keyboard display?
I finally got the soft keyboard to show up at the power-on password http://topic.eeworld.net/u/20090216/18/ce27d491-4d21-4232-8e2d-aad73a1888f9.html?seed=245338982 But after booting up, the software d...
hsd325 Embedded System
Can I ask about configurable filters? ? And filter multiplication?
I am going to make a FIR filter with configurable coefficients recently. How to implement such a filter? Do I need to set a RAM to store the coefficients? And how to implement the multiplication in th...
骑士番茄 FPGA/CPLD
How to sign up for the event?
I clicked "Join the event now" but the registration page did not appear....
stan_man DIY/Open Source Hardware
Video Learning
The isolation effect of DC optocouplers during use is significantly better than that of optocouplers, and their better electromagnetic anti-interference ability can achieve good isolation and protecti...
wangjing0610 Discrete Device
Audio signal generator testing
[color=#000]Recently, I was debugging the acquisition of audio signals. Due to the noise problem of the amplifier circuit, I needed to test the sound systematically. Recently, I learned a good softwar...
37°男人 DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 638  1  1105  2000  1360  13  1  23  41  28 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号