EEWORLDEEWORLDEEWORLD

Part Number

Search

SIHD5N50DT4-GE3

Description
Power Field-Effect Transistor, 5.3A I(D), 500V, 1.5ohm, 1-Element, N-Channel, Silicon, Metal-oxide Semiconductor FET, TO-252AA, HALOGEN FREE AND ROHS COMPLIANT, DPAK-3/2
CategoryDiscrete semiconductor    The transistor   
File Size200KB,9 Pages
ManufacturerVishay
Websitehttp://www.vishay.com
Environmental Compliance
Download Datasheet Parametric Compare View All

SIHD5N50DT4-GE3 Overview

Power Field-Effect Transistor, 5.3A I(D), 500V, 1.5ohm, 1-Element, N-Channel, Silicon, Metal-oxide Semiconductor FET, TO-252AA, HALOGEN FREE AND ROHS COMPLIANT, DPAK-3/2

SIHD5N50DT4-GE3 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerVishay
package instructionSMALL OUTLINE, R-PSSO-G2
Reach Compliance Codeunknown
Avalanche Energy Efficiency Rating (Eas)23 mJ
Shell connectionDRAIN
ConfigurationSINGLE WITH BUILT-IN DIODE
Minimum drain-source breakdown voltage500 V
Maximum drain current (ID)5.3 A
Maximum drain-source on-resistance1.5 Ω
FET technologyMETAL-OXIDE SEMICONDUCTOR
JEDEC-95 codeTO-252AA
JESD-30 codeR-PSSO-G2
Number of components1
Number of terminals2
Operating modeENHANCEMENT MODE
Package body materialPLASTIC/EPOXY
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Polarity/channel typeN-CHANNEL
Maximum pulsed drain current (IDM)10 A
surface mountYES
Terminal formGULL WING
Terminal locationSINGLE
Maximum time at peak reflow temperatureNOT SPECIFIED
transistor applicationsSWITCHING
Transistor component materialsSILICON

SIHD5N50DT4-GE3 Preview

SiHD5N50D
www.vishay.com
Vishay Siliconix
D Series Power MOSFET
PRODUCT SUMMARY
V
DS
(V) at T
J
max.
R
DS(on)
max. at 25 °C ()
Q
g
(max.) (nC)
Q
gs
(nC)
Q
gd
(nC)
Configuration
V
GS
= 10 V
20
3
5
Single
D
FEATURES
550
1.5
DPAK
(TO-252)
D
G
S
S
N-Channel MOSFET
• Optimal Design
- Low Area Specific On-Resistance
- Low Input Capacitance (C
iss
)
- Reduced Capacitive Switching Losses
- High Body Diode Ruggedness
Available
- Avalanche Energy Rated (UIS)
• Optimal Efficiency and Operation
- Low Cost
- Simple Gate Drive Circuitry
- Low Figure-of-Merit (FOM): R
on
x Q
g
- Fast Switching
• Material categorization: For definitions of compliance
please see
www.vishay.com/doc?99912
APPLICATIONS
• Consumer Electronics
- Displays (LCD or Plasma TV)
• Server and Telecom Power Supplies
- SMPS
• Industrial
- Welding
- Induction Heating
- Motor Drives
• Battery Chargers
G
ORDERING INFORMATION
Package
Lead (Pb)-free
DPAK (TO-252)
SiHD5N50D-E3
SiHD5N50D-GE3
Lead (Pb)-free and Halogen-free
SiHD5N50DT1-GE3
SiHD5N50DT4-GE3
SiHD5N50DT5-GE3
ABSOLUTE MAXIMUM RATINGS
(T
C
= 25 °C, unless otherwise noted)
PARAMETER
Drain-Source Voltage
Gate-Source Voltage
Gate-Source Voltage AC (f > 1 Hz)
Continuous Drain Current (T
J
= 150 °C)
Pulsed Drain
Current
a
V
GS
at 10 V
T
C
= 25 °C
T
C
= 100 °C
SYMBOL
V
DS
V
GS
I
D
I
DM
E
AS
P
D
T
J
, T
stg
T
J
= 125 °C
for 10 s
dV/dt
LIMIT
500
± 30
30
5.3
3.4
10
0.83
23
104
- 55 to + 150
24
0.28
300
W/°C
mJ
W
°C
V/ns
°C
A
V
UNIT
Linear Derating Factor
Single Pulse Avalanche Energy
b
Maximum Power Dissipation
Operating Junction and Storage Temperature Range
Drain-Source Voltage Slope
Reverse Diode dV/dt
(d)
Soldering Recommendations (Peak Temperature)
c
Notes
a. Repetitive rating; pulse width limited by maximum junction temperature.
b. V
DD
= 50 V, starting T
J
= 25 °C, L = 2.3 mH, R
g
= 25
,
I
AS
= 4.5 A.
c. 1.6 mm from case.
d. I
SD
I
D
, starting T
J
= 25 °C.
S13-1489-Rev. B, 01-Jul-13
Document Number: 91499
1
For technical questions, contact:
hvm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
SiHD5N50D
www.vishay.com
Vishay Siliconix
THERMAL RESISTANCE RATINGS
PARAMETER
Maximum Junction-to-Ambient
Maximum Junction-to-Case (Drain)
SYMBOL
R
thJA
R
thJC
TYP.
-
-
MAX.
62
1.2
UNIT
°C/W
SPECIFICATIONS
(T
J
= 25 °C, unless otherwise noted)
PARAMETER
Static
Drain-Source Breakdown Voltage
V
DS
Temperature Coefficient
Gate-Source Threshold Voltage (N)
Gate-Source Leakage
Zero Gate Voltage Drain Current
Drain-Source On-State Resistance
Forward Transconductance
a
Dynamic
Input Capacitance
Output Capacitance
Reverse Transfer Capacitance
Effective Output Capacitance, Energy
Related
b
Effective Output Capacitance, Time
Related
c
Total Gate Charge
Gate-Source Charge
Gate-Drain Charge
Turn-On Delay Time
Rise Time
Turn-Off Delay Time
Fall Time
Gate Input Resistance
Drain-Source Body Diode Characteristics
Continuous Source-Drain Diode Current
Pulsed Diode Forward Current
Diode Forward Voltage
Reverse Recovery Time
Reverse Recovery Charge
Reverse Recovery Current
I
S
I
SM
V
SD
t
rr
Q
rr
I
RRM
MOSFET symbol
showing the
integral reverse
P - N junction diode
D
SYMBOL
V
DS
V
DS
/T
J
V
GS(th)
I
GSS
I
DSS
R
DS(on)
g
fs
C
iss
C
oss
C
rss
C
o(er)
TEST CONDITIONS
V
GS
= 0 V, I
D
= 250 μA
Reference to 25 °C, I
D
= 250 μA
V
DS
= V
GS
, I
D
= 250 μA
V
GS
= ± 30 V
V
DS
= 500 V, V
GS
= 0 V
V
DS
= 400 V, V
GS
= 0 V, T
J
= 125 °C
V
GS
= 10 V
I
D
= 2.5 A
V
DS
= 20 V, I
D
= 2.5 A
MIN.
500
-
3
-
-
-
-
-
-
-
-
-
TYP.
-
0.58
-
-
-
-
1.2
1.8
325
34
6
31
41
10
3
5
12
11
14
11
1.7
MAX.
-
-
5
± 100
1
10
1.5
-
-
-
-
UNIT
V
V/°C
V
nA
μA
S
V
GS
= 0 V,
V
DS
= 100 V,
f = 1 MHz
pF
-
-
20
-
-
24
22
28
22
-
ns
nC
V
DS
= 0 V to 400 V, V
GS
= 0 V
C
o(tr)
Q
g
Q
gs
Q
gd
t
d(on)
t
r
t
d(off)
t
f
R
g
f = 1 MHz, open drain
V
DD
= 400 V, I
D
= 2.5 A
R
g
= 9.1
,
V
GS
= 10 V
V
GS
= 10 V
I
D
= 2.5 A, V
DS
= 400 V
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
320
1.2
8
5
A
20
1.2
-
-
-
V
ns
μC
A
G
S
T
J
= 25 °C, I
S
= 4 A, V
GS
= 0 V
T
J
= 25 °C, I
F
= I
S
= 2.5 A,
dI/dt = 100 A/μs, V
R
= 20 V
Notes
a. Repetitive rating; pulse width limited by maximum junction temperature.
b. C
oss(er)
is a fixed capacitance that gives the same energy as C
oss
while V
DS
is rising from 0 % to 80 % V
DSS
.
c. C
oss(tr)
is a fixed capacitance that gives the same charging time as C
oss
while V
DS
is rising from 0 % to 80 % V
DSS
.
S13-1489-Rev. B, 01-Jul-13
Document Number: 91499
2
For technical questions, contact:
hvm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
SiHD5N50D
www.vishay.com
TYPICAL CHARACTERISTICS
(25 °C, unless otherwise noted)
12
3
TOP 15 V
14 V
13 V
12 V
11 V
10 V
9V
T
J
= 25 °C
I
D
= 2.5 A
Vishay Siliconix
I
D
, Drain-to-Source Current (A)
R
DS(on)
, Drain-to-Source
On Resistance (Normalized)
2.5
2
1.5
1
0.5
0
- 60 - 40 - 20 0
V
GS
= 10 V
9
6
8V
3
7V
6V
0
0
5
10
15
20
25
30
20 40 60 80 100 120 140 160
V
DS
, Drain-to-Source Voltage (V)
Fig. 1 - Typical Output Characteristics
T
J
, Junction Temperature (°C)
Fig. 4 - Normalized On-Resistance vs. Temperature
8
I
D
, Drain-to-Source Current (A)
Capacitance (pF)
6
4
TOP 15 V
14 V
13 V
12 V
11 V
10 V
9.0 V
8.0 V
7.0 V
6.0 V
5.0 V
1000
T
J
= 150 °C
C
iss
V
GS
= 0 V, f = 1 MHz
C
iss
= C
gs
+ C
gd
, C
ds
Shorted
C
rss
= C
gd
C
oss
= C
ds
+ C
gd
100
C
oss
10
2
C
rss
0
0
5
10
15
20
25
30
1
0
100
200
300
400
500
V
DS
, Drain-to-Source Voltage (V)
Fig. 2 - Typical Output Characteristics
V
DS
, Drain-to-Source Voltage (V)
Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage
12
24
V
GS
,
Gate-to-Source
Voltage (V)
I
D
, Drain-to-Source Current (A)
20
16
12
8
4
0
V
DS
= 400 V
V
DS
= 250 V
V
DS
= 100 V
9
6
3
T
J
= 150 °C
T
J
= 25 °C
0
0
5
10
15
20
25
0
3
6
9
12
15
18
V
GS
, Gate-to-Source Voltage (V)
Fig. 3 - Typical Transfer Characteristics
Q
g
, Total
Gate
Charge (nC)
Fig. 6 - Typical Gate Charge vs. Gate-to-Source Voltage
S13-1489-Rev. B, 01-Jul-13
Document Number: 91499
3
For technical questions, contact:
hvm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
SiHD5N50D
www.vishay.com
Vishay Siliconix
6
5
100
I
SD
, Reverse Drain Current (A)
10
T
J
= 150 °C
I
D
, Drain Current (A)
4
3
2
1
T
J
= 25 °C
1
V
GS
= 0 V
0.1
0.2
0.4
0.6
0.8
1
1.2
1.4
1.6
0
25
50
75
100
125
150
V
SD
,
Source-Drain
Voltage (V)
Fig. 7 - Typical Source-Drain Diode Forward Voltage
T
J
, Case Temperature (°C)
Fig. 9 - Maximum Drain Current vs. Case Temperature
100
625
I
D
, Drain Current (A)
10
100 μs
1
Limited by R
DS(on)
*
0.1
1 ms
10 ms
T
C
= 25 °C
T
J
= 150 °C
Single
Pulse
1
V
DS
, Drain-to-Source
Breakdown Voltage (V)
Operation in this area
limited by R
DS(on)
600
575
550
525
500
BVDSS Limited
475
- 60 - 40 - 20 0
20 40 60 80 100 120 140 160
0.01
10
100
1000
V
DS
, Drain-to-Source Voltage (V)
* V
GS
> minimum V
GS
at which R
DS(on)
is
specified
T
J
, Junction Temperature (°C)
Fig. 10 - Typical Drain-to-Source Voltage vs. Temperature
Fig. 8 - Maximum Safe Operating Area
Normalized Effective Transient
Thermal Impedance
1
Duty Cycle = 0.5
0.2
0.1
0.1
0.05
0.02
Single
Pulse
0.01
0.0001
0.001
0.01
0.1
1
Pulse Time (s)
Fig. 11 - Normalized Thermal Transient Impedance, Junction-to-Case
S13-1489-Rev. B, 01-Jul-13
Document Number: 91499
4
For technical questions, contact:
hvm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
SiHD5N50D
www.vishay.com
Vishay Siliconix
R
D
10 V
Q
G
V
DS
V
GS
R
G
D.U.T.
+
-
V
DD
Q
GS
Q
GD
10 V
Pulse width
1 µs
Duty factor
0.1 %
V
G
Charge
Fig. 12 - Switching Time Test Circuit
Fig. 16 - Basic Gate Charge Waveform
Current regulator
Same type as D.U.T.
50 kΩ
12 V
V
DS
90 %
0.2 µF
0.3 µF
+
10 %
V
GS
t
d(on)
t
r
t
d(off)
t
f
V
GS
3 mA
D.U.T.
-
V
DS
Fig. 13 - Switching Time Waveforms
I
G
I
D
Current sampling resistors
Fig. 17 - Gate Charge Test Circuit
L
Vary t
p
to obtain
required I
AS
R
G
V
DS
D.U.T
I
AS
+
-
V
DD
10 V
t
p
0.01
Ω
Fig. 14 - Unclamped Inductive Test Circuit
V
DS
t
p
V
DD
V
DS
I
AS
Fig. 15 - Unclamped Inductive Waveforms
S13-1489-Rev. B, 01-Jul-13
Document Number: 91499
5
For technical questions, contact:
hvm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000

SIHD5N50DT4-GE3 Related Products

SIHD5N50DT4-GE3 SIHD5N50DT5-GE3 SIHD5N50DT1-GE3
Description Power Field-Effect Transistor, 5.3A I(D), 500V, 1.5ohm, 1-Element, N-Channel, Silicon, Metal-oxide Semiconductor FET, TO-252AA, HALOGEN FREE AND ROHS COMPLIANT, DPAK-3/2 Power Field-Effect Transistor, 5.3A I(D), 500V, 1.5ohm, 1-Element, N-Channel, Silicon, Metal-oxide Semiconductor FET, TO-252AA, HALOGEN FREE AND ROHS COMPLIANT, DPAK-3/2 Power Field-Effect Transistor, 5.3A I(D), 500V, 1.5ohm, 1-Element, N-Channel, Silicon, Metal-oxide Semiconductor FET, TO-252AA, HALOGEN FREE AND ROHS COMPLIANT, DPAK-3/2
Is it Rohs certified? conform to conform to conform to
Maker Vishay Vishay Vishay
package instruction SMALL OUTLINE, R-PSSO-G2 SMALL OUTLINE, R-PSSO-G2 SMALL OUTLINE, R-PSSO-G2
Reach Compliance Code unknown unknown unknown
Avalanche Energy Efficiency Rating (Eas) 23 mJ 23 mJ 23 mJ
Shell connection DRAIN DRAIN DRAIN
Configuration SINGLE WITH BUILT-IN DIODE SINGLE WITH BUILT-IN DIODE SINGLE WITH BUILT-IN DIODE
Minimum drain-source breakdown voltage 500 V 500 V 500 V
Maximum drain current (ID) 5.3 A 5.3 A 5.3 A
Maximum drain-source on-resistance 1.5 Ω 1.5 Ω 1.5 Ω
FET technology METAL-OXIDE SEMICONDUCTOR METAL-OXIDE SEMICONDUCTOR METAL-OXIDE SEMICONDUCTOR
JEDEC-95 code TO-252AA TO-252AA TO-252AA
JESD-30 code R-PSSO-G2 R-PSSO-G2 R-PSSO-G2
Number of components 1 1 1
Number of terminals 2 2 2
Operating mode ENHANCEMENT MODE ENHANCEMENT MODE ENHANCEMENT MODE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
Package shape RECTANGULAR RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE
Peak Reflow Temperature (Celsius) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
Polarity/channel type N-CHANNEL N-CHANNEL N-CHANNEL
Maximum pulsed drain current (IDM) 10 A 10 A 10 A
surface mount YES YES YES
Terminal form GULL WING GULL WING GULL WING
Terminal location SINGLE SINGLE SINGLE
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
transistor applications SWITCHING SWITCHING SWITCHING
Transistor component materials SILICON SILICON SILICON

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 172  2534  215  1709  889  4  52  5  35  18 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号