EEWORLDEEWORLDEEWORLD

Part Number

Search

8R45252AKILF

Description
VFQFPN-32, Tray
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size466KB,21 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance  
Download Datasheet Parametric Compare View All

8R45252AKILF Overview

VFQFPN-32, Tray

8R45252AKILF Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeVFQFPN
package instructionVFQFN-32
Contacts32
Manufacturer packaging codeNLG32P1
Reach Compliance Codecompliant
ECCN codeEAR99
Other featuresALSO OPERATES AT 3.3 V SUPPLY
JESD-30 codeS-XQCC-N32
JESD-609 codee3
length5 mm
Humidity sensitivity level3
Number of terminals32
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Maximum output clock frequency312.5 MHz
Package body materialUNSPECIFIED
encapsulated codeHVQCCN
Encapsulate equivalent codeLCC32,.2SQ,20
Package shapeSQUARE
Package formCHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Peak Reflow Temperature (Celsius)260
power supply2.5/3.3 V
Master clock/crystal nominal frequency25 MHz
Certification statusNot Qualified
Maximum seat height1 mm
Maximum slew rate88 mA
Maximum supply voltage2.625 V
Minimum supply voltage2.375 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formNO LEAD
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width5 mm
uPs/uCs/peripheral integrated circuit typeCLOCK GENERATOR, OTHER

8R45252AKILF Preview

FemtoClock® Crystal-to-CML Clock
Generator
8R45252I
Data Sheet
General Description
The 8R45252I is a 3.3V,2.5V CML clock generator designed for
Ethernet applications. The device synthesizes either a 50MHz,
62.5MHz, 100MHz, 125MHz, 156.25MHz, 250MHz or 312.5MHz
clock signal with excellent phase jitter performance. The clock signal
is distributed to two low-skew differential CML outputs. The device is
suitable for driving the reference clocks of Ethernet PHYs. The
device supports 3.3V and 2.5V voltage supply and is packaged in a
small, lead-free (RoHS 6) 32-lead VFQFN package. The extended
temperature range supports telecommunication, wireless
infrastructure and networking end equipment requirements. The
device is a member of the family of High Performance Clock
Solutions from IDT.
Features
Clock generation of: 50MHz, 62.5MHz, 100MHz, 125MHz,
156.25MHz, 250MHz and 312.5MHz
Two differential CML clock output pairs
Crystal interface designed for 25MHz,
18pF parallel resonant crystal
RMS phase jitter @ 125MHz, using a 25MHz crystal
(1.875MHz – 20MHz): 400fs (typical), 3.3V
Offset
Noise Power
100Hz.................... -102.4 dBc/Hz
1kHz.................... -119.4 dBc/Hz
10kHz................... -124.8 dBc/Hz
100kHz................... -125.7 dBc/Hz
LVCMOS interface levels for the control inputs
Full 3.3V and 2.5V supply voltage
Available in lead-free (RoHS 6) 32 VFQFN package
-40°C to 85°C ambient operating temperature
Block Diagram
XTAL_IN
OSC
XTAL_OUT
REF_CLK
REF_SEL
Pulldown
Pulldown
Pulldown
Pullup
Pulldown, Pulldown
Pulldown
0
0
f
REF
1
Pin Assignment
GND
nQ1
Q1
FBSEL
nc
Phase
VCO
490-680
÷2
(default),
÷4,
÷5,
Q0
nQ0
32 31 30 29 28 27 26 25
nQ0
Q0
V
DD
1
2
3
4
5
6
7
8
9
nc
nc
nc
nc
24
23
22
21
20
19
18
17
10 11 12 13 14 15 16
XTAL_OUT
nBYPASS
REF_CLK
XTAL_IN
V
DDA
GND
nc
nc
nc
REF_SEL
FSEL1
FSEL0
nc
V
DD
nc
1
÷20,
÷25
(default)
nOE
nc
nc
nc
nc
8R45252I
32 lead VFQFN
5.0mm x 5.0mm x 0.925mm package body
K Package
Top View
©2016 Integrated Device Technology, Inc
1
Revision A January 29, 2016
8R45252I Data Sheet
Table 1. Pin Descriptions
Number
1, 2
3, 18
4
5, 6, 7, 8, 9, 16,
17, 19, 23, 24,
25, 30, 31, 32
10
11
12
13, 29
14,
15
20, 21
22
26
27, 28
Name
nQ0, Q0
V
DD
nOE
Output
Power
Input
Pulldown
Type
Description
Differential clock output pair. CML interface levels.
Core supply pins.
Output enable pin. See Table 3E for function.
LVCMOS/LVTTL interface levels.
Do not connect.
Analog supply pin.
Pullup
Pulldown
PLL bypass pin. See Table 3D for function.
LVCMOS/LVTTL interface levels.
Single-ended reference clock input. LVCMOS/LVTTL interface levels.
Power supply ground.
Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output.
Pulldown
Pulldown
Pulldown
Output frequency divider select enable pins. See Table 3C for function.
LVCMOS/LVTTL interface levels.
PLL reference clock select pin. See Table 3A for function.
LVCMOS/LVTTL interface levels.
PLL feedback divider select pin. See Table 3B for function.
LVCMOS/LVTTL interface levels.
Differential clock output pair. CML interface levels.
nc
V
DDA
nBYPASS
REF_CLK
GND
XTAL_OUT,
XTAL_IN
FSEL0, FSEL1
REF_SEL
FBSEL
nQ1, Q1
Unused
Power
Input
Input
Power
Input
Input
Input
Input
Output
NOTE:
Pulldown
and
Pullup
refer to internal input resistors. See Table 2,
Pin Characteristics,
for typical values.
Table 2. Pin Characteristics
Symbol
C
IN
R
PULLDOWN
R
PULLUP
Parameter
Input Capacitance
Input Pulldown Resistor
Input Pullup Resistor
Test Conditions
Minimum
Typical
4
51
51
Maximum
Units
pF
k
k
©2016 Integrated Device Technology, Inc
2
Revision A January 29, 2016
8R45252I Data Sheet
Function Tables
Table 3A. PLL Reference Clock Select Function Table
Input
REF_SEL
0 (default)
1
Operation
The crystal interface is the selected.
The REF_CLK input is the selected.
NOTE: REF_SEL is an asynchronous control.
Table 3B. PLL Feedback Select Function Table
Input
FBSEL
0 (default)
1
Operation
f
VCO
= f
REF
* 25
f
VCO
= f
REF
* 20
NOTE: FBSEL is an asynchronous control.
Table 3C. Output Divider Select Function Table
Input
FSEL1
0 (default)
0
1
1
FSEL0
0 (default)
1
0
1
Operation
f
OUT
= f
VCO
÷ 2
f
OUT
= f
VCO
÷ 4
f
OUT
= f
VCO
÷ 5
f
OUT
= f
VCO
÷ 10
Output Frequency f
OUT
with f
REF
= 25MHz
FBSEL = 0
312.5MHz
156.25MHz
125MHz
62.5MHz
FBSEL = 1
250MHz
125MHz
100MHz
50MHz
NOTE: FSEL[1:0] are asynchronous controls.
Table 3D. PLL nBYPASS Function Table
Input
nBYPASS
0
1 (default)
Operation
PLL is bypassed. The reference frequency f
REF
is divided by the selected
output divider. AC specifications do not apply in PLL bypass mode.
PLL is enabled. The reference frequency f
REF
is multiplied by the selected
feedback divider and then divided by the selected output divider.
NOTE: nBYPASS is an asynchronous control.
Table 3E. Output Enable Function Table
Input
nOE
0 (default)
1
Operation
Outputs enabled.
Outputs disabled (high-impedance).
NOTE: nOE is an asynchronous control.
©2016 Integrated Device Technology, Inc
3
Revision A January 29, 2016
8R45252I Data Sheet
Absolute Maximum Ratings
NOTE: Stresses beyond those listed under
Absolute Maximum Ratings
may cause permanent damage to the device.
These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond
those listed in the
DC Characteristics or AC Characteristics
is not implied. Exposure to absolute maximum rating conditions for
extended periods may affect product reliability.
Item
Supply Voltage, V
DD
Inputs, V
I
Outputs, I
O
Continuous Current
Surge Current
Package Thermal Impedance,
JA
Storage Temperature, T
STG
Rating
4.6V
-0.5V to V
DD
+ 0.5V
10mA
15mA
43.4°C/W (0 mps)
-65C to 150C
DC Electrical Characteristics
Table 4A. Power Supply DC Characteristics,
V
DD
= 3.3V±5%, T
A
= -40°C to 85°C
Symbol
V
DD
V
DDA
I
DD
I
DDA
Parameter
Core Supply Voltage
Analog Supply Voltage
Power Supply Current
Analog Supply Current
Test Conditions
Minimum
3.135
V
DD
– 0.12
Typical
3.3
3.3
Maximum
3.465
V
DD
88
12
Units
V
V
mA
mA
Table 4B. Power Supply DC Characteristics,
V
DD
= 2.5V±5%, T
A
= -40°C to 85°C
Symbol
V
DD
V
DDA
I
DD
I
DDA
Parameter
Core Supply Voltage
Analog Supply Voltage
Power Supply Current
Analog Supply Current
Test Conditions
Minimum
2.375
V
DD
– 0.11
Typical
2.5
2.5
Maximum
2.625
V
DD
84
11
Units
V
V
mA
mA
©2016 Integrated Device Technology, Inc
4
Revision A January 29, 2016
8R45252I Data Sheet
Table 4C. LVCMOS/LVTTL Input DC Characteristics,
V
DD
= 3.3V±5% or 2.5V±5%, T
A
= -40°C to 85°C
Symbol
V
IH
Parameter
Input High Voltage
Test Conditions
Minimum
2
1.7
-0.3
-0.3
Typical
Maximum
V
DD
+ 0.3
V
DD
+ 0.3
0.8
0.7
150
5
-5
-150
Units
V
V
V
V
µA
µA
µA
µA
V
DD
= 3.3V
V
DD
= 2.5V
V
DD
= 3.3V
V
DD
= 2.5V
V
DD
= V
IN
= 3.465V
V
DD
= V
IN
= 3.465V
V
DD
= 3.465V or 2.625V,
V
IN
= 0V
V
DD
= 3.465V or 2.625V,
V
IN
= 0V
V
IL
Input Low Voltage
FBSEL, nOE, FSEL[1:0],
REF_SEL, REF_CLK
nBYPASS
FBSEL, nOE, FSEL[1:0],
REF_SEL, REF_CLK
nBYPASS
I
IH
Input
High Current
I
IL
Input
Low Current
Table 4D. CML DC Characteristics,
V
DD
= 3.3V±5% or 2.5V±5%, T
A
= -40°C to 85°C
Symbol
V
OH
V
OUT
Parameter
Output High Voltage
Output Voltage Swing
Test Conditions
Minimum
V
DD
- 0.02
325
650
Typical
V
DD
- 0.01
400
800
Maximum
V
DD
600
1200
Units
V
mV
mV
V
DIFF_OUT
Differential Output Voltage Swing
Table 5. Crystal Characteristics
Parameter
Mode of Oscillation
Frequency
Equivalent Series Resistance (ESR)
Shunt Capacitance
Test Conditions
Minimum
Typical
Fundamental
25
50
7
MHz
Maximum
Units
pF
©2016 Integrated Device Technology, Inc
5
Revision A January 29, 2016

8R45252AKILF Related Products

8R45252AKILF 8R45252AKILFT
Description VFQFPN-32, Tray VFQFPN-32, Reel
Brand Name Integrated Device Technology Integrated Device Technology
Is it lead-free? Lead free Lead free
Is it Rohs certified? conform to conform to
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Parts packaging code VFQFPN VFQFPN
package instruction VFQFN-32 VFQFN-32
Contacts 32 32
Manufacturer packaging code NLG32P1 NLG32P1
Reach Compliance Code compliant compliant
ECCN code EAR99 EAR99
Other features ALSO OPERATES AT 3.3 V SUPPLY ALSO OPERATES AT 3.3 V SUPPLY
JESD-30 code S-XQCC-N32 S-XQCC-N32
JESD-609 code e3 e3
length 5 mm 5 mm
Humidity sensitivity level 3 3
Number of terminals 32 32
Maximum operating temperature 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C
Maximum output clock frequency 312.5 MHz 312.5 MHz
Package body material UNSPECIFIED UNSPECIFIED
encapsulated code HVQCCN HVQCCN
Encapsulate equivalent code LCC32,.2SQ,20 LCC32,.2SQ,20
Package shape SQUARE SQUARE
Package form CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Peak Reflow Temperature (Celsius) 260 260
power supply 2.5/3.3 V 2.5/3.3 V
Master clock/crystal nominal frequency 25 MHz 25 MHz
Certification status Not Qualified Not Qualified
Maximum seat height 1 mm 1 mm
Maximum slew rate 88 mA 88 mA
Maximum supply voltage 2.625 V 2.625 V
Minimum supply voltage 2.375 V 2.375 V
Nominal supply voltage 2.5 V 2.5 V
surface mount YES YES
technology CMOS CMOS
Temperature level INDUSTRIAL INDUSTRIAL
Terminal surface Matte Tin (Sn) Matte Tin (Sn)
Terminal form NO LEAD NO LEAD
Terminal pitch 0.5 mm 0.5 mm
Terminal location QUAD QUAD
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED
width 5 mm 5 mm
uPs/uCs/peripheral integrated circuit type CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2414  856  653  2606  1368  49  18  14  53  28 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号