EEWORLDEEWORLDEEWORLD

Part Number

Search

74AUP1G74DC-Q100

Description
D Flip-Flop, AUP/ULP/V Series, 1-Func, Positive Edge Triggered, 1-Bit, Complementary Output, CMOS, PDSO8
Categorylogic    logic   
File Size173KB,21 Pages
ManufacturerNexperia
Websitehttps://www.nexperia.com
Environmental Compliance
Download Datasheet Parametric Compare View All

74AUP1G74DC-Q100 Overview

D Flip-Flop, AUP/ULP/V Series, 1-Func, Positive Edge Triggered, 1-Bit, Complementary Output, CMOS, PDSO8

74AUP1G74DC-Q100 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerNexperia
package instructionVSSOP,
Reach Compliance Codecompliant
seriesAUP/ULP/V
JESD-30 codeR-PDSO-G8
JESD-609 codee4
length2.3 mm
Logic integrated circuit typeD FLIP-FLOP
Humidity sensitivity level1
Number of digits1
Number of functions1
Number of terminals8
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
Output polarityCOMPLEMENTARY
Package body materialPLASTIC/EPOXY
encapsulated codeVSSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE, VERY THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius)260
propagation delay (tpd)23.3 ns
Filter levelAEC-Q100
Maximum seat height1 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)0.8 V
Nominal supply voltage (Vsup)1.1 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceNickel/Palladium/Gold (Ni/Pd/Au)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
Trigger typePOSITIVE EDGE
width2 mm
minfmax510 MHz
74AUP1G74-Q100
Low-power D-type flip-flop with set and reset; positive-edge
trigger
Rev. 1 — 27 May 2015
Product data sheet
1. General description
The 74AUP1G74-Q100 provides a low-power, low-voltage single positive-edge triggered
D-type flip-flop with individual data (D), clock (CP), set (SD) and reset (RD) inputs and
complementary Q and Q outputs. The SD and RD are asynchronous active LOW inputs
and operate independently of the clock input. Information on the data input is transferred
to the Q output on the LOW-to-HIGH transition of the clock pulse. The D input must be
stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
CC
range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing the damaging backflow current through the device
when it is powered down.
This product has been qualified to the Automotive Electronics Council (AEC) standard
Q100 (Grade 1) and is suitable for use in automotive applications.
2. Features and benefits
Automotive product qualification in accordance with AEC-Q100 (Grade 1)
Specified from
40 C
to +85
C
and from
40 C
to +125
C
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
Complies with JEDEC standards:
JESD8-12 (0.8 V to 1.3 V)
JESD8-11 (0.9 V to 1.65 V)
JESD8-7 (1.2 V to 1.95 V)
JESD8-5 (1.8 V to 2.7 V)
JESD8-B (2.7 V to 3.6 V)
ESD protection:
MIL-STD-883, method 3015 Class 3A. Exceeds 5000 V
HBM JESD22-A114F Class 3A. Exceeds 5000 V
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0
)
Low static power consumption; I
CC
= 0.9
A
(maximum)
Latch-up performance exceeds 100 mA per JESD 78 Class II

74AUP1G74DC-Q100 Related Products

74AUP1G74DC-Q100
Description D Flip-Flop, AUP/ULP/V Series, 1-Func, Positive Edge Triggered, 1-Bit, Complementary Output, CMOS, PDSO8
Is it Rohs certified? conform to
Maker Nexperia
package instruction VSSOP,
Reach Compliance Code compliant
series AUP/ULP/V
JESD-30 code R-PDSO-G8
JESD-609 code e4
length 2.3 mm
Logic integrated circuit type D FLIP-FLOP
Humidity sensitivity level 1
Number of digits 1
Number of functions 1
Number of terminals 8
Maximum operating temperature 125 °C
Minimum operating temperature -40 °C
Output polarity COMPLEMENTARY
Package body material PLASTIC/EPOXY
encapsulated code VSSOP
Package shape RECTANGULAR
Package form SMALL OUTLINE, VERY THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius) 260
propagation delay (tpd) 23.3 ns
Filter level AEC-Q100
Maximum seat height 1 mm
Maximum supply voltage (Vsup) 3.6 V
Minimum supply voltage (Vsup) 0.8 V
Nominal supply voltage (Vsup) 1.1 V
surface mount YES
technology CMOS
Temperature level AUTOMOTIVE
Terminal surface Nickel/Palladium/Gold (Ni/Pd/Au)
Terminal form GULL WING
Terminal pitch 0.5 mm
Terminal location DUAL
Maximum time at peak reflow temperature 30
Trigger type POSITIVE EDGE
width 2 mm
minfmax 510 MHz

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2299  586  874  2233  629  47  12  18  45  13 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号