EEWORLDEEWORLDEEWORLD

Part Number

Search

Z8S18020VSC

Description
RISC Microprocessor, 8-Bit, 20MHz, CMOS, PQCC68,
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size2MB,71 Pages
ManufacturerIXYS
Download Datasheet Parametric Compare View All

Z8S18020VSC Online Shopping

Suppliers Part Number Price MOQ In stock  
Z8S18020VSC - - View Buy Now

Z8S18020VSC Overview

RISC Microprocessor, 8-Bit, 20MHz, CMOS, PQCC68,

Z8S18020VSC Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerIXYS
package instructionQCCJ, LDCC68,1.0SQ
Reach Compliance Codeunknown
bit size8
JESD-30 codeS-PQCC-J68
Number of terminals68
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC68,1.0SQ
Package shapeSQUARE
Package formCHIP CARRIER
power supply3.3/5 V
Certification statusNot Qualified
speed20 MHz
Maximum slew rate60 mA
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
uPs/uCs/peripheral integrated circuit typeMICROPROCESSOR, RISC
2
4'.+/+0#4;
2
41&7%6
5
2'%+(+%#6+10
<5<.
'
0*#0%'&
< /
+%41241%'5514
1
(('45
(
#56'4
'
:'%76+10

2
19'4
5
#8'4
/
1&'
 .
19
'/+
('#674'5
Code Compatible with ZiLOG Z80
®
CPU
Extended Instructions
Two Chain-Linked DMA Channels
Low Power-Down Modes
On-Chip Interrupt Controllers
Three On-Chip Wait-State Generators
On-Chip Oscillator/Generator
Expanded MMU Addressing (Up to 1 MB)
Clocked Serial I/O Port
Two 16-Bit Counter/Timers
Two Enhanced UARTs (up to 512 Kbps)
Clock Speeds: 10, 20, 33 MHz
Operating Range: 5V (3.3V@ 20 MHz)
Operating Temperature Range: 0°C to +70°C
–40°C to +85°C Extended Temperature Range
Three Packaging Styles
– 68-Pin PLCC
– 64-Pin DIP
– 80-Pin QFP
)'0'4#. &'5%4+26+10
The enhanced Z8S180/Z8L180
significantly improves on
previous Z80180 models, while still providing full back-
ward compatibility with existing ZiLOG Z80 devices. The
Z8S180/Z8L180 now offers faster execution speeds, pow-
er-saving modes, and EMI noise reduction.
This enhanced Z180
design also incorporates additional
feature enhancements to the ASCIs, DMAs, and
56#0&$;
mode power consumption. With the addition of ESCC-like
Baud Rate Generators (BRGs), the two ASCIs offer the flex-
ibility and capability to transfer data asynchronously at rates
of up to 512 Kbps. In addition, the ASCI receiver features
a 4-byte first in/first out (FIFO) buffer which reduces the
likelihood of overrun errors. The DMAs have been modified
to allow for chain-linking of the two DMA channels when
set to take their DMA requests from the same peripherals
device. This feature allows for nonstop DMA operation be-
tween the two DMA channels.
Not only does the Z8S180/Z8L180 consume less power dur-
ing normal operations than the previous model, it offers
three modes intended to further reduce power consumption.
Power consumption during
56#0&$;
Mode is reduced to
10
µA
by stopping the external oscillators and internal
clock. The
5.''2
mode reduces power by placing the CPU
into a stopped state, consuming less current while the on-
chip I/O devices still operate. The
5;56'/ 5612
mode
places both the CPU and the on-chip peripherals into a
stopped mode, reducing power consumption even further.
A new clock-doubler feature in the Z8S180/Z8L180 allows
the internal clock speed to be twice the external clock speed.
As a result, system cost is reduced by allowing the use of
lower-cost, lower-frequency crystals.
The Enhanced Z180 is housed in 80-pin QFP, 68-pin PLCC,
and 64-pin DIP packages.
0QVG
All Signals with an overline are active Low. For exam-
ple: B/W, in which WORD is active Low; or B/W, in
which BYTE is active Low.
&5</2


Z8S18020VSC Related Products

Z8S18020VSC Z8S18020VSG1960
Description RISC Microprocessor, 8-Bit, 20MHz, CMOS, PQCC68, RISC Microprocessor, 8-Bit, 20MHz, CMOS, PQCC68,
Is it Rohs certified? incompatible conform to
Maker IXYS IXYS
Reach Compliance Code unknown compliant
bit size 8 8
JESD-30 code S-PQCC-J68 S-PQCC-J68
Number of terminals 68 68
Maximum operating temperature 70 °C 70 °C
Package body material PLASTIC PLASTIC
encapsulated code QCCJ QCCJ
Encapsulate equivalent code LDCC68,1.0SQ LDCC68,1.0SQ
Package shape SQUARE SQUARE
Package form CHIP CARRIER CHIP CARRIER
power supply 3.3/5 V 3.3/5 V
Certification status Not Qualified Not Qualified
speed 20 MHz 20 MHz
Maximum slew rate 60 mA 60 mA
surface mount YES YES
technology CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL
Terminal form J BEND J BEND
Terminal pitch 1.27 mm 1.27 mm
Terminal location QUAD QUAD
uPs/uCs/peripheral integrated circuit type MICROPROCESSOR, RISC MICROPROCESSOR, RISC

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 516  1903  229  801  1744  11  39  5  17  36 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号