EEWORLDEEWORLDEEWORLD

Part Number

Search

530QB1355M00DG

Description
CMOS/TTL Output Clock Oscillator, 1355MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530QB1355M00DG Overview

CMOS/TTL Output Clock Oscillator, 1355MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530QB1355M00DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1355 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Acquisition: We are now looking to purchase several SmartARM2400 packaging boxes and several hard packaging boxes for books, thank you!
I found that the packaging box of SmartARM 2400 is very suitable for packing things. I want to get a few. The cardboard box for books in the SmartARM kit is also very good. It is a very good choice fo...
wangbaogang001 ARM Technology
TIVA_C Trial Experience "Interrupts and Timers"
I was secretly sad because I didn't see a direct PWM module. Then the PWM in the timer does not have its own dead zone control. So I changed it to use timer for continuous timing and then flip the IO ...
a828378 Microcontroller MCU
How to address 128M Nand flash?
0x0f;//column address *NAND_ADDR_BASE = (startAddr >> 8) & 0x0f;//column address *NAND_ADDR_BASE = (startAddr >> 8) & 0x0f;//column address *NAND_ADDR_BASE = (startAddr >> 8) & 0x0f;//column address *...
liyanqing611 Embedded System
The control board made with 430 cannot pass the group pulse test
I made a control board with MSP430G2553, one TM1640 chip for display, two 595 for display and relay control, but it can't pass the group pulse test. When the group pulse is applied, the display is all...
yourentianxia Microcontroller MCU
Regarding the impact of signal output on the circuit!
I have a strange problem. If I assign a signal in the circuit to an output pin, the logic of the whole circuit is wrong. (If it is not output, the logic is correct when observed through other pins.) H...
eeleader FPGA/CPLD
Get a bottle of Gumianchun.
Get a bottle of Gumianchun....
alfwoo Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2430  1996  1450  450  2207  49  41  30  10  45 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号