EEWORLDEEWORLDEEWORLD

Part Number

Search

GS816218AGB-275

Description
Cache SRAM, 1MX18, 5.25ns, CMOS, PBGA119, PLASTIC, BGA-119
Categorystorage    storage   
File Size1MB,41 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance  
Download Datasheet Parametric View All

GS816218AGB-275 Overview

Cache SRAM, 1MX18, 5.25ns, CMOS, PBGA119, PLASTIC, BGA-119

GS816218AGB-275 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerGSI Technology
Parts packaging codeBGA
package instructionBGA,
Contacts119
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time5.25 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
JESD-30 codeR-PBGA-B119
JESD-609 codee1
length22 mm
memory density18874368 bit
Memory IC TypeCACHE SRAM
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals119
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize1MX18
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.99 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.6 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
Preliminary
GS816218A(B/D)/GS816236A(B/D)/GS816272A(C)
119-, 165-, & 209-Pin BGA
Commercial Temp
Industrial Temp
Features
1M x 18, 512K x 36, 256K x 72
300 MHz–200 MHz
1.8 V or 2.5 V V
DD
18Mb S/DCD Sync Burst SRAMs
1.8 V or 2.5 V I/O
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
The function of the Data Output register can be controlled by the
user via the FT mode . Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the
Data Output Register. Holding FT high places the RAM in
Pipeline mode, activating the rising-edge-triggered Data Output
Register.
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 1.8 V or 2.5 V +10%/–10% core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-, 165-, and 209-bump BGA package
Flow Through/Pipeline Reads
SCD and DCD Pipelined Reads
Pipeline
3-1-1-1
2.5 V
1.8 V
Flow
Through
2-1-1-1
2.5 V
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
Curr
(x18)
Curr
(x36)
Curr
(x72)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
Curr
(x18)
Curr
(x36)
Curr
(x72)
-300 -275 -250 -225 -200 Unit
2.2 2.4 2.5 2.7 3.0 ns
3.3 3.6 4.0 4.4 5.0 ns
320
375
475
320
370
470
5.0
5.0
220
265
315
220
265
315
300
345
445
300
340
435
5.25
5.25
215
260
305
215
260
305
275
320
410
275
315
400
5.5
5.5
210
245
295
210
245
295
250
295
380
250
285
365
6.0
6.0
200
235
285
200
235
285
230
265
335
225
260
325
6.5
6.5
190
225
260
190
225
260
mA
mA
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
mA
mA
The GS816218/36/72A is a SCD (Single Cycle Deselect) and
DCD (Dual Cycle Deselect) pipelined synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock. The user may
configure this SRAM for either mode of operation using the SCD
mode input.
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
Byte Write and Global Write
FLXDrive™
1.8 V
Functional Description
Applications
The GS816218/36/72A is a 18,874,368-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High)
of the ZZ signal, or by stopping the clock (CK). Memory data is
retained during Sleep mode.
Core and Interface Voltages
Controls
The GS816218/36/72A operates on a 2.5 V or 1.8 V power supply.
All input are 1.8 V and 2.5 V compatible. Separate output power
(V
DDQ
) pins are used to decouple output noise from the internal
circuits and are 1.8 V and 2.5 V compatible.
Rev: 1.02a 9/2002
1/41
© 2001, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
ByteSafe is a Trademark of Giga Semiconductor, Inc. (GSI Technology).
The first development and evaluation system in China based on Atmel's AT86RF212 chip
Based on the MD of Nanjing Hanzhixian Electronic Technology Co., Ltd.212A/TC212AWireless sensor network development and evaluation system for wireless data transmission / transceiver modules, Includes...
hanzhixian Embedded System
Ask for help
I'm begging for help. I want to make a smart fire truck. I have no idea. I'm new to this field. Please help me. 1520215650QQ 15124506825 mobile phone. I hope to get some advice....
大保子 51mcu
Looking for STM32F107 USB HID 64-bit data transmission and reception routine
I am debugging the STM32F107 USB HID routine, and there is a problem that it can only receive but not send. I hope friends who have done this can provide a complete routine for learning. :)...
lzq2804 stm32/stm8
28335Change the output pin level through the GPADAT register?
The GPADAT register is used in the program to change the output pin level: #define GP_EN GpioDataRegs.GPADAT.bit.GPIO2 #define GP_OE GpioDataRegs.GPADAT.bit.GPIO4 #define GP_A GpioDataRegs.GPADAT.bit....
喜鹊王子 DSP and ARM Processors
Has anyone done WHQL certification?
My NDIS intermediate layer driver needs to be used on 64-bit Windows 7. Does it need to be WHQL certified? How can I obtain this certification?...
lhy705 Embedded System
Questions about using an oscilloscope differential probe to measure the voltage across a resistor and calculate the current
Due to the limited instruments at hand, I plan to use a differential probe to measure the voltage across the resistor as shown in the figure below, so as to calculate the laser current. There are two ...
xiaxingxing Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2103  225  2227  565  2321  43  5  45  12  47 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号