EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT2309A-1HPGG8

Description
PLL Based Clock Driver, 2309 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, LEAD FREE, TSSOP-16
Categorylogic    logic   
File Size53KB,8 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric View All

IDT2309A-1HPGG8 Overview

PLL Based Clock Driver, 2309 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, LEAD FREE, TSSOP-16

IDT2309A-1HPGG8 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeTSSOP
package instructionTSSOP, TSSOP16,.25
Contacts16
Reach Compliance Codecompli
ECCN codeEAR99
series2309
Input adjustmentSTANDARD
JESD-30 codeR-PDSO-G16
JESD-609 codee3
length5 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
MaximumI(ol)0.012 A
Humidity sensitivity level1
Number of functions1
Number of inverted outputs
Number of terminals16
Actual output times8
Maximum operating temperature70 °C
Minimum operating temperature
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Encapsulate equivalent codeTSSOP16,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius)260
power supply3.3 V
Prop。Delay @ Nom-Su8.7 ns
propagation delay (tpd)8.7 ns
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.25 ns
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceMatte Tin (Sn) - annealed
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
width4.4 mm
minfmax133 MHz
Base Number Matches1
IDT2309A
3.3V ZERO DELAY CLOCK BUFFER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V ZERO DELAY
CLOCK BUFFER
FEATURES:
DESCRIPTION:
IDT2309A
• Phase-Lock Loop Clock Distribution
• 10MHz to 133MHz operating frequency
• Distributes one clock input to one bank of five and one bank of
four outputs
• Separate output enable for each output bank
• Output Skew < 250ps
• Low jitter <200 ps cycle-to-cycle
• IDT2309A-1 for Standard Drive
• IDT2309A-1H for High Drive
• No external RC network required
• Operates at 3.3V V
DD
• Available in SOIC and TSSOP packages
The IDT2309A is a high-speed phase-lock loop (PLL) clock buffer,
designed to address high-speed clock distribution applications. The zero
delay is achieved by aligning the phase between the incoming clock and
the output clock, operable within the range of 10 to 133MHz.
The IDT2309A is a 16-pin version of the IDT2305A. The IDT2309A
accepts one reference input, and drives two banks of four low skew clocks.
The -1H version of this device operates up to 133MHz frequency and has
higher drive than the -1 device. All parts have on-chip PLLs which lock
to an input clock on the REF pin. The PLL feedback is on-chip and is
obtained from the CLKOUT pad. In the absence of an input clock, the
IDT2309A enters power down. In this mode, the device will draw less than
12µA for Commercial Temperature range and less than 25µA for Industrial
temperature range, and the outputs are tri-stated.
The IDT2309A is characterized for both Industrial and Commercial
operation.
FUNCTIONAL BLOCK DIAGRAM
16
CLKOUT
1
REF
PLL
2
CLKA1
3
CLKA2
14
CLKA3
15
CLKA4
S2
S1
8
9
Control
Logic
6
CLKB1
7
CLKB2
10
CLKB3
11
CLKB4
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2004 Integrated Device Technology, Inc.
JULY 2004
DSC - 6588/3
[Repost]Why can't operational amplifiers be used as comparators?
[align=left][font=微软雅黑]A comparator is a device with two inputs, inverting and non-inverting, and an output that typically has an output voltage range between the rails of the supply rails. The same i...
赵玉田 Analog electronics
The second wave of prizes is out! ! ! Thank you everyone, thank you EEWORLD
A small surprise on the first day of work after the Mid-Autumn Festival, I received the second prize from EEWORLD, the stm32f746. I was really excited. . . . The first prize was the 10th anniversary d...
RF-刘海石 Talking
Using the Quartus II Timequest Timing Analyzer to Constrain and Analyze Designs
Using the Quartus II Timequest Timing Analyzer to Constrain and Analyze Designs...
雷北城 FPGA/CPLD
NV2+GW1N+STM32 infrared thermal imaging data display
[i=s]This post was last edited by littleshrimp on 2022-1-10 12:20[/i]In order to display the thermal imaging data on STM32, the last plan was to use GW1N to convert the parallel data of DS90C124 into ...
littleshrimp Domestic Chip Exchange
Do you know the RS485 interface of MSP430F149?
[p=18, null, left][color=rgb(0, 0, 0)][font=Verdana, Arial, Helvetica, sans-serif][size=3]1. Brief Introduction[/size][/font][/color][/p][p=18, null, left][color=rgb(0, 0, 0)][font=Verdana, Arial, Hel...
fish001 Microcontroller MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2608  1541  1396  339  860  53  32  29  7  18 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号