EEWORLDEEWORLDEEWORLD

Part Number

Search

V55C2128164VAT10I

Description
Synchronous DRAM, 8MX16, 7ns, CMOS, PDSO54, 0.400 INCH, PLASTIC, TSOP2-54
Categorystorage    storage   
File Size598KB,46 Pages
ManufacturerProMOS Technologies Inc
Download Datasheet Parametric View All

V55C2128164VAT10I Overview

Synchronous DRAM, 8MX16, 7ns, CMOS, PDSO54, 0.400 INCH, PLASTIC, TSOP2-54

V55C2128164VAT10I Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerProMOS Technologies Inc
Parts packaging codeTSOP2
package instructionTSOP2, TSOP54,.46,32
Contacts54
Reach Compliance Codecompliant
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Maximum access time7 ns
Other featuresAUTO/SELF REFRESH
Maximum clock frequency (fCLK)100 MHz
I/O typeCOMMON
interleaved burst length1,2,4,8
JESD-30 codeR-PDSO-G54
JESD-609 codee0
length22.38 mm
memory density134217728 bit
Memory IC TypeSYNCHRONOUS DRAM
memory width16
Number of functions1
Number of ports1
Number of terminals54
word count8388608 words
character code8000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize8MX16
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTSOP2
Encapsulate equivalent codeTSOP54,.46,32
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply1.8,2.5 V
Certification statusNot Qualified
refresh cycle4096
Maximum seat height1.2 mm
self refreshYES
Continuous burst length1,2,4,8,FP
Maximum standby current0.00001 A
Maximum slew rate0.19 mA
Maximum supply voltage (Vsup)2.9 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.8 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width10.16 mm
V55C2128164VA
128Mbit MOBILE SDRAM
2.5 VOLT, TSOP II / FBGA PACKAGE
8M X 16
7
System Frequency (f
CK
)
Clock Cycle Time (t
CK3
)
Clock Access Time (t
AC3
) CAS Latency = 3
Clock Access Time (t
AC2
) CAS Latency = 2
Clock Access Time (t
AC1
) CAS Latency = 1
143 MHz
7 ns
5.4 ns
6 ns
19 ns
8PC
125 MHz
8 ns
6 ns
6 ns
19 ns
10
100MHz
10 ns
7 ns
8 ns
22 ns
Features
4 banks x 2Mbit x 16 organization
High speed data transfer rates up to 143 MHz
Full Synchronous Dynamic RAM, with all signals
referenced to clock rising edge
Single Pulsed RAS Interface
Data Mask for Read/Write Control
Four Banks controlled by BA0 & BA1
Programmable CAS Latency:1, 2, 3
Programmable Wrap Sequence: Sequential or
Interleave
Programmable Burst Length:
1, 2, 4, 8, Full page for Sequential Type
1, 2, 4, 8 for Interleave Type
Multiple Burst Read with Single Write Operation
Automatic and Controlled Precharge Command
Random Column Address every CLK (1-N Rule)
Power Down Mode and Clock Suspend Mode
Deep Power Mode
Auto Refresh and Self Refresh
Refresh Interval: 4096 cycles/64 ms
Available in 54-ball FBGA (with 9x6 ball array
with 3 depopulated rows, 8x8 mm), and 54 pin
TSOP II
VDD=2.5V, VDDQ=1.8V
Programmable Power Reduction Feature by par-
tial array activation during Self-Refresh
Operating Temperature Range
Commercial (0°C to 70°C)
Industrial (-40°C to +85°C)
Device Usage Chart
Operating
Temperature
Range
0°C to 70°C
-40°C to 85°C
Package Outline
C/T
Access Time (ns)
7
8PC
10
Temperature
Mark
Commercial
Industrial
V55C2128164VA Rev. 1.4 May 2007
1
How to implement your own tasks in Zstack
In Zstack (TI's Zigbee protocol stack), each task newly created by the user usually requires two related processing functions, including: (1). The function used for initialization, such as: SampleApp_...
xtss RF/Wirelessly
Portability of djyos (IV)
[color=#000000][font=新宋体][align=left][align=left] When designing an operating system, there is a requirement that no matter how the operating system is implemented or adjusted, it must not affect the ...
djyos Real-time operating system RTOS
2012 7 Seminar Handouts
Share the 2012 July ADI seminar handouts...
naga568 ADI Reference Circuit
Instrumentation Amplifier Bridge Circuit Error Budget Analysis
Instrumentation Amplifier Bridge Circuit Error Budget Analysis...
蓝雨夜 ADI Reference Circuit
Problems and solutions for USB hot plugging
[i=s]This post was last edited by zhaojun_xf on 2014-2-14 15:02[/i] As for USB, we all know that its biggest feature is that it supports hot plugging. For STM32, it is possible to check whether the US...
zhaojun_xf stm32/stm8
LCD data is urgently needed
I need the LCD data sheet of model HXMG12864-GB urgently. Can anyone provide me with it? Thanks in advance!...
highsea_1998 MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 863  2028  2619  1174  804  18  41  53  24  17 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号