EEWORLDEEWORLDEEWORLD

Part Number

Search

V58C2256804SHLH4E

Description
DDR DRAM, 32MX8, CMOS, PBGA60, ROHS COMPLIANT, MO-233, BGA-60
Categorystorage    storage   
File Size1MB,60 Pages
ManufacturerProMOS Technologies Inc
Environmental Compliance
Download Datasheet Parametric View All

V58C2256804SHLH4E Overview

DDR DRAM, 32MX8, CMOS, PBGA60, ROHS COMPLIANT, MO-233, BGA-60

V58C2256804SHLH4E Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerProMOS Technologies Inc
Parts packaging codeBGA
package instructionTBGA,
Contacts60
Reach Compliance Codecompliant
ECCN codeEAR99
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-PBGA-B60
length13 mm
memory density268435456 bit
Memory IC TypeDDR DRAM
memory width8
Number of functions1
Number of ports1
Number of terminals60
word count33554432 words
character code32000000
Operating modeSYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
organize32MX8
Package body materialPLASTIC/EPOXY
encapsulated codeTBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.2 mm
self refreshYES
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width8 mm
V58C2256(804/404/164)SH
HIGH PERFORMANCE 256 Mbit DDR SDRAM
4 BANKS X 8Mbit X 8 (804)
4 BANKS X 4Mbit X 16 (164)
4 BANKS X 16Mbit X 4 (404)
4
DDR500
Clock Cycle Time (t
CK2
)
Clock Cycle Time (t
CK2.5
)
Clock Cycle Time (t
CK3
)
System Frequency (f
CK max
)
5ns
5ns
4ns
250 MHz
5
DDR400
7.5ns
6ns
5ns
200 MHz
6
DDR333
7.5ns
6ns
6ns
166 MHz
Features
-
-
-
-
-
-
Description
The V58C2256(804/404/164)SH is a four bank DDR
DRAM organized as 4 banks x 8Mbit x 8 (804), 4 banks x
4Mbit x 16 (164), or 4 banks x 16Mbit x 4 (404). The
V58C2256(804/404/164)SH achieves high speed data
transfer rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the out-
put data to a system clock.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock.
I/O transactions are occurring on both edges of DQS.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A
sequential and gapless data rate is possible depending
on burst length, CAS latency and speed grade of the
device.
-
-
-
-
-
-
-
-
-
-
-
-
-
High speed data transfer rates with system
frequency up to 250 MHz
Data Mask for Write Control
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2, 2.5, 3
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length:
2, 4, 8 for Sequential Type
2, 4, 8 for Interleave Type
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 8192 cycles/64 ms
Available in 66-pin 400 mil TSOP or 60 Ball FBGA
SSTL-2 Compatible I/Os
Double Data Rate (DDR)
Bidirectional Data Strobe (DQS) for input and output
data, active on both edges
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
Differential clock inputs CK and CK
Power Supply 2.5V ± 0.2V for all products
tRAS lockout supported
Concurrent auto precharge option is supported
Device Usage Chart
Operating
Temperature
Range
0°C to 70°C
-40°C to 85°C
Package Outline
JEDEC 66 TSOP II
60 FBGA
CK Cycle Time (ns)
-4
Power
Std.
-5
-6
L
Temperature
Mark
Blank
I
V58C2256(804/404/164)SH Rev.1.1 July 2010
1
Insert node in interrupt service routine
Have you ever tried to insert a node in a linked list in an interrupt service program? You can also set a flag in the interrupt service program. In the main program, the difference flag is used to det...
爱好汽车电子 MCU
How to write the corresponding program process according to the timing diagram
I just got a chip. For commonly used chips, you can refer to the routines on the Internet for in-depth understanding. For an uncommon chip, the Datasheet is almost the only information for using the c...
fish001 Microcontroller MCU
Interface application design of USB interface device PDIUSBD12
As a new type of interface technology, USB is popular for its features such as ease of use and high speed. This article briefly introduces the features of USB interface and PHILIPS's USB interface chi...
吸铁石上 Analog electronics
Newcomer (self-introduction)
Hello everyone, I am very happy to be one of the moderators of embedded system. My QQ number is 43842855. If you have any questions in the future, please discuss them together. I will also actively tr...
keyandlin Embedded System
About STM32F102/103 USB module and USB library function
Today I have some free time, so I'd like to start a thread to talk about how to understand the USB module of STM32F102/103 with the library functions provided by ST, and how to call these library func...
Andy22 stm32/stm8
[Qunfeng Team] Chinese and English data sheet of MC13213
[backcolor=rgb(238, 238, 238)]MC13213 is Freescale's second generation Zigbee chip, which combines the functions of MCU and RF in one chip! It has certain application value! [/backcolor] [backcolor=rg...
群峰团队 RF/Wirelessly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2293  1601  1077  1138  318  47  33  22  23  7 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号