EEWORLDEEWORLDEEWORLD

Part Number

Search

UPD4482162GF-C60

Description
8M-BIT CMOS SYNCHRONOUS FAST SRAM PIPELINED OPERATION SINGLE CYCLE DESELECT
File Size392KB,28 Pages
ManufacturerNEC ( Renesas )
Websitehttps://www2.renesas.cn/zh-cn/
Download Datasheet View All

UPD4482162GF-C60 Overview

8M-BIT CMOS SYNCHRONOUS FAST SRAM PIPELINED OPERATION SINGLE CYCLE DESELECT

DATA SHEET
MOS INTEGRATED CIRCUIT
µ
PD4482162, 4482182, 4482322, 4482362
8M-BIT CMOS SYNCHRONOUS FAST SRAM
PIPELINED OPERATION
SINGLE CYCLE DESELECT
Description
The
µ
PD4482162 is a 524,288-word by 16-bit, the
µ
PD4482182 is a 524,288-word by 18-bit,
µ
PD4482322 is a 262,144-
word by 32-bit and the
µ
PD4482362 is a 262,144-word by 36-bit synchronous static RAM fabricated with advanced CMOS
technology using Full-CMOS six-transistor memory cell.
The
µ
PD4482162,
µ
PD4482182,
µ
PD4482322 and
µ
PD4482362 integrates unique synchronous peripheral circuitry, 2-
bit burst counter and output buffer as well as SRAM core. All input registers are controlled by a positive edge of the single
clock input (CLK).
The
µ
PD4482162,
µ
PD4482182,
µ
PD4482322 and
µ
PD4482362 are suitable for applications which require synchronous
operation, high speed, low voltage, high density and wide bit configuration, such as cache and buffer memory.
ZZ has to be set LOW at the normal operation. When ZZ is set HIGH, the SRAM enters Power Down State (“Sleep”). In
the “Sleep” state, the SRAM internal state is preserved. When ZZ is set LOW again, the SRAM resumes normal operation.
The
µ
PD4482162,
µ
PD4482182,
µ
PD4482322 and
µ
PD4482362 are packaged in 100-pin PLASTIC LQFP with a 1.4
mm package thickness for high density and low capacitive loading.
Features
3.3 V or 2.5 V core supply
Synchronous operation
Operating temperature : T
A
= 0 to 70
°C
(-A44, -A50, -A60, -C60)
T
A
=
−40
to
+85 °C
(-A44Y, -A50Y, -A60Y, -C60Y)
Internally self-timed write control
Burst read / write : Interleaved burst and linear burst sequence
Fully registered inputs and outputs for pipelined operation
Single-Cycle deselect timing
All registers triggered off positive clock edge
3.3 V or 2.5 V LVTTL Compatible : All inputs and outputs
Fast clock access time : 2.8 ns (225 MHz), 3.1 ns (200 MHz), 3.5 ns (167 MHz)
Asynchronous output enable : /G
Burst sequence selectable : MODE
Sleep mode : ZZ (ZZ = Open or Low : Normal operation)
Separate byte write enable : /BW1 to /BW4, /BWE (
µ
PD4482322,
µ
PD4482362)
/BW1, /BW2, /BWE (
µ
PD4482162,
µ
PD4482182)
Global write enable : /GW
Three chip enables for easy depth expansion
Common I/O using three state outputs
The information in this document is subject to change without notice. Before using this document, please
confirm that this is the latest version.
Not all products and/or types are available in every country. Please check with an NEC Electronics
sales representative for availability and additional information.
Document No. M14522EJ3V0DS00 (3rd edition)
Date Published December 2002 NS CP(K)
Printed in Japan
The mark
shows major revised points.
2000
MSP430F5438 wake-up problem through serial port reception under low power consumption
What is the reason that the serial port receive wake-up does not work? Is there something wrong with my initialization function? Please give me some advice. There seems to be no difference between the...
fish001 Microcontroller MCU
[TI's first low-power design competition] Bluetooth remote control socket design with measurement function
I originally wanted to make a Bluetooth speaker, but later changed the plan for various reasons. [/size][/color][/p][p=25, null, left][color=#000][size=14px]There are two methods for electronic switch...
fengzhidianzi Microcontroller MCU
View Munich from the company: Toshiba online exhibition is launched!
The annual Munich Electronics Show has begun again (March 17-19, Shanghai New International Expo Center). I believe that many friends in the forum have already rushed to the scene. However, considerin...
EEWORLD社区 Integrated technical exchanges
[AN-746 Application Note] Supporting FDDI with the ADN2812
Introduction: The ADN2812 continuous rate clock and data recovery (CDR) device supports all NRZ and NRZI random data patterns between 12.3Mbps and 2.7Gbps, and is protocol independent....
EEWORLD社区 ADI Reference Circuit
Resonance peak in source filter?
Can any experts here tell me what the resonance peak in active filtering means? Why, if the quality factor is too large, the resonance peak will be too large and need to be reduced. Is there a definit...
tdnx611g Analog electronics
P87LPC76x I2C Slave Programming Specifications
This article gives a concise I2C software specification and an ASM demonstration program that only supports the slave. This article is a supplement to the application note AN464 Using the P87LPC76X as...
rain Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2885  2347  1242  2709  1795  59  48  26  55  37 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号