EEWORLDEEWORLDEEWORLD

Part Number

Search

UPD30500

Description
VR5000TM, VR5000ATM, VR5000BTM 64-BIT MICROPROCESSOR
File Size175KB,36 Pages
ManufacturerNEC ( Renesas )
Websitehttps://www2.renesas.cn/zh-cn/
Download Datasheet View All

UPD30500 Overview

VR5000TM, VR5000ATM, VR5000BTM 64-BIT MICROPROCESSOR

DATA SHEET
µ
PD30500, 30500A, 30500B
V
R
5000
TM
, V
R
5000A
TM
, V
R
5000B
TM
64-BIT MICROPROCESSOR
MOS INTEGRATED CIRCUIT
DESCRIPTION
The
µ
PD30500 (V
R
5000),
µ
PD30500A (V
R
5000A), and
µ
PD30500B
Note
(V
R
5000B) are a high-performance, 64-
bit RISC (Reduced Instruction Set Computer) type microprocessors employing the RISC architecture developed by
MIPS
TM
Technologies Inc.
The instructions of the V
R
5000, V
R
5000A, and V
R
5000B are compatible with those of the V
R
3000
TM
Series and
V
R
4000
TM
Series and higher, and completely compatible with those of the V
R
10000
TM
.
applications can be used as they are.
Note
Under development
Therefore, present
Detailed functions are described in the following manual. Be sure to read the manual when
designing your system.
• V
R
5000, V
R
5000A, V
R
5000B User’s Manual (U11761E)
FEATURES
• Employs 64-bit MIPS-based RISC architecture
• High-speed processing
• 2-way super scalar 5-stage pipeline
• 5.5 SPECint95, 5.5 SPECfp95, 278 MIPS (
µ
PD30500)
6.6 SPECint95, 6.6 SPECfp95, 353 MIPS (
µ
PD30500A)
8 SPECint95, 8 SPECfp95, 423 MIPS (
µ
PD30500B)
• High-speed translation buffer mechanism (TLB) (48 entries)
• Address space
Physical: 36 bits, Virtual: 40 bits
• Floating-point unit (FPU)
• Sum-of-products operation instruction supported
• Primary cache memory (instruction/data: 32 Kbytes each)
• Secondary cache controller
• Maximum operating frequency Internal: 200 MHz (
µ
PD30500), 250 MHz (
µ
PD30500A), 300 MHz (
µ
PD30500B)
External: 100 MHz
• Selectable external/internal multiple rate from twice to eight times
• Instruction set compatible with V
R
3000 and V
R
4000 Series and higher (conforms to MIPS I, II, III, and IV)
• Supply voltage: 3.3 V
±5%
(
µ
PD30500)
Core: 2.5 V
±5%,
I/O: 3.3 V
±5%
(
µ
PD30500A)
Core: 1.8 V
±0.1
V, I/O: 3.3 V
±5%
(
µ
PD30500B)
Unless otherwise specified, the V
R
5000 (
µ
PD30500) is treated as the representative model throughout this
document.
The information in this document is subject to change without notice. Before using this document, please
confirm that this is the latest version.
Not all devices/types available in every country. Please check with local NEC representative for availability
and additional information.
Document No. U12031EJ4V0DS00 (4th edition)
Date Published May 2000 N CP(K)
Printed in Japan
The mark
shows major revised points.
1997,1999
©
MIPS Technologies Inc. 1997
©
Questions about dot matrix LCD display modules and character LCD display modules
What are the disadvantages of these two display modules? When should I use which module? What is the price difference?...
lzg123456 Embedded System
Weird problem with CCS 3.3 for OMAPL137
Today I wrote a piece of boot code. After initializing the various stacks in the working state, I encountered the following problem when establishing the interrupt vector table: The code is as follows...
huhuashen Embedded System
Mathematics and Computer Science QQ Group
Mathematics and Computer Science QQ Group: 17387423...
zxd10000 Embedded System
A company in Beijing has a medical electronics project and is looking for a Freescale engineer in Beijing to help out part-time.
A company in Beijing has a medical electronics project and is looking for part-time help from Freescale engineers in Beijing. Requirements: 1. Must work in Beijing. Friends from other places do not ne...
renlizhaopin Recruitment
Please advise on reading and writing USB host computer
I have a USB device, but I don't know the port. How can I read and write data? I use createfile, writefile, and readfile to open the USB device. There is no port in the USB path. The handle is opened ...
672192076 Embedded System
[FPGA (cyclone4) second issue] Timing and simulation learning - pipeline LUT multiplier
[color=#000][font=Tahoma][size=3]Pipeline operation can be said to be the privilege of Verilog HDL language. It is difficult to implement pipeline operation in sequential operation such as C language....
wsdymg FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 416  1585  2746  498  2310  9  32  56  11  47 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号