EEWORLDEEWORLDEEWORLD

Part Number

Search

V58C2512804SDLH8I

Description
DDR DRAM, 64MX8, CMOS, PBGA144, ROHS COMPLIANT, MO-207, BGA-144
Categorystorage    storage   
File Size1MB,61 Pages
ManufacturerProMOS Technologies Inc
Environmental Compliance
Download Datasheet Parametric View All

V58C2512804SDLH8I Overview

DDR DRAM, 64MX8, CMOS, PBGA144, ROHS COMPLIANT, MO-207, BGA-144

V58C2512804SDLH8I Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerProMOS Technologies Inc
Parts packaging codeDSBGA
package instructionTBGA,
Contacts144
Reach Compliance Codecompliant
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-PBGA-B144
length12 mm
memory density536870912 bit
Memory IC TypeDDR DRAM
memory width8
Number of functions1
Number of ports1
Number of terminals144
word count67108864 words
character code64000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize64MX8
Package body materialPLASTIC/EPOXY
encapsulated codeTBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.2 mm
self refreshYES
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width10 mm
V58C2512(804/404/164)SD*I
512 Mbit DDR SDRAM, INDUSTRIAL TEMPERATURE
4 BANKS X 16Mbit X 8 (804)
4 BANKS X 32Mbit X 4 (404)
4 BANKS X 8Mbit X 16 (164)
4
DDR500
Clock Cycle Time (t
CK2.5
)
Clock Cycle Time (t
CK3
)
System Frequency (f
CK max
)
-
4ns
250 MHz
5
DDR400
6ns
5ns
200 MHz
6
DDR333
6ns
-
166 MHz
75
DDR266
7.5ns
-
133 MHz
Features
-
-
-
-
-
-
Description
The V58C2512(804/404/164)SD*I is a four bank DDR
DRAM organized as 4 banks x 16Mbit x 8 (804), 4 banks x
32Mbit x 4 (404), 4 banks x 8Mbit x 16 (164). The
V58C2512(804/404/164)SD*I achieves high speed data
transfer rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the output
data to a system clock.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock. I/O
transactions are occurring on both edges of DQS.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A se-
quential and gapless data rate is possible depending on
burst length, CAS latency and speed grade of the device.
-
-
-
-
-
-
-
-
-
-
-
-
-
High speed data transfer rates with system frequency
up to 250MHz
Data Mask for Write Control
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2.5, 3
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length:
2, 4, 8 for Sequential Type
2, 4, 8 for Interleave Type
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 8192 cycles/64 ms
Available in 60 Ball FBGA AND 66 Pin TSOP II
SSTL-2 Compatible I/Os
Double Data Rate (DDR)
Bidirectional Data Strobe (DQS) for input and output
data, active on both edges
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
Differential clock inputs CK and CK
Power Supply 2.5V ± 0.2V
tRAS lockout supported
Concurrent auto precharge option is supported
Device Usage Chart
Operating
Temperature
Range
-40°C to +85°C
Package Outline
JEDEC 66 TSOP II
60 FBGA
CK Cycle Time (ns)
-4
Power
-75
-5
-6
Std.
L
Temperature
Mark
I
V58C2512(804/404/164)SD*I Rev.1.2 May 2010
1

Recommended Resources

Please help me solve my confusion. What is the function of the resistor and inductor in the middle of the circuit? Which one is filtering, which one is voltage dividing, and which one is current dividing?
My mind is confused. I feel that if it is just filtering, there is no need for so many resistors and capacitors. Also, for the current collection part below, the front end uses diodes for half-wave re...
不随风 Test/Measurement
【Texas Instruments White Paper Download】DAC3484, DAC34H84 Output Power Calibration
DAC3484 and DAC34H84 are low-power, high-density, high-sampling-rate, high-performance digital-to-analog conversion chips newly launched by Texas Instruments. This chip has been widely used in the com...
德州仪器 Analogue and Mixed Signal
S7-200 special instructions
SM0.0-This bit is always 1SM0.1-1 on the first scanSM0.2-1 when the data is lostSM0.3-1 when the power is turned on and enters RUN, one scan cycleSM0.4-Clock pulse: 30S closed/30ON openSM0.5-Clock pul...
eeleader Industrial Control Electronics
vs2005 control learning
[i=s] This post was last edited by paulhyde on 2014-9-15 09:21 [/i] VS2005 Control Learning...
miaorui2008 Electronics Design Contest
Can this phase detection algorithm be described in verilog hdl?
Can this phase detection algorithm be described in Verilog HDL? There are too many delays or timings involved, which makes my head hurt....
pengwenxue FPGA/CPLD
HELPER2416 Development Board
[i=s]This post was last edited by jeansonm on 2014-7-4 12:51[/i] I just received the[color=#444444]HELPER2416 development board, but the color screen did not display anything after it was powered on. ...
jeansonm Embedded System

Popular Articles

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2804  132  1210  2756  998  57  3  25  56  21 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号