EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8161FZ36BGD-5.5T

Description
ZBT SRAM, 512KX36, 5.5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FBGA-165
Categorystorage    storage   
File Size1MB,28 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance  
Download Datasheet Parametric View All

GS8161FZ36BGD-5.5T Overview

ZBT SRAM, 512KX36, 5.5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FBGA-165

GS8161FZ36BGD-5.5T Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerGSI Technology
Parts packaging codeBGA
package instructionLBGA,
Contacts165
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time5.5 ns
Other featuresFLOW-THROUGH ARCHITECTURE, IT CAN ALSO OPERATE AT 3.3V
JESD-30 codeR-PBGA-B165
JESD-609 codee1
length15 mm
memory density18874368 bit
Memory IC TypeZBT SRAM
memory width36
Humidity sensitivity level3
Number of functions1
Number of terminals165
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize512KX36
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)2.6 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width13 mm
GS8161FZ18/32/36BD
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with flow through NtRAM™, NoBL™
and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard 165-bump FP-BGA package
• RoHS-compliant 165-bump BGA package available
18Mb Flow Through
Synchronous NBT SRAM
5.5 ns–7.5 ns
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Functional Description
The GS8161FZ18/32/36BD is an 18Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other flow through read/single late write SRAMs, allow
utilization of all available bus bandwidth by eliminating the
need to insert deselect cycles when the device is switched from
read to write cycles.
Ne
w
Parameter Synopsis
-5.5
5.5
5.5
225
255
De
sig
me
nd
ed
for
Flow Through
2-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Rev: 1.00a 2/2008
No
t
Re
co
m
1/28
n—
Di
sco
nt
inu
ed
Pr
od
u
-6.5
6.5
6.5
200
220
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8161FZ18/32/36BD is configured to operate in Flow
Through mode.
The GS8161FZ18/32/36BDis implemented with GSI's high
performance CMOS technology and is available in JEDEC-
standard 165-bump FP-BGA package.
-7.5
7.5
7.5
185
205
Unit
ns
ns
mA
mA
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
ct
© 2006, GSI Technology
Inverter, inverter board... Free delivery~~~
Inverter, inverter board... Free delivery~~~ Inverter, inverter board... Free delivery~~~...
xuyiyi Buy&Sell
ZRtech Altera CycloneIV FPGA Development Board - Flowing Light Experiment
1. Open Quartus software and create a new project2. Select the location of the project and name the project3. Click Next on this interface directly, no need to modify anything4. Select the period type...
kaisy FPGA/CPLD
Design of USB interface using msp430f249 microcontroller
[b][size=3]USB interface design using msp430f249 microcontroller[/size][/b] [b][size=3][/size][/b]...
Jacktang Microcontroller MCU
This week's highlights
[b][url=http://www.deyisupport.com/blog/b/industry/archive/2017/08/21/ups.aspx]To improve efficiency - how to integrate bidirectional power flow into UPS design (Part 1)[/url][/b] [font=微软雅黑][size=4][...
橙色凯 Analogue and Mixed Signal
When formatting the partition in fat32, where is the capacity of the disk located in which sector of fat32?
When formatting the partition in fat32, where is the capacity of the disk located in which sector of fat32?...
huangruihua Embedded System
Chengyi Semiconductor launches the first domestically produced USB Type-C solution
[size=10.000000pt]USB IF officially released the new generation USB Type-C interface standard in August 2014. The new interface is favored by major computer, mobile phone, tablet and other manufacture...
USB_Type-C Power technology

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 777  318  2413  1474  914  16  7  49  30  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号