EEWORLDEEWORLDEEWORLD

Part Number

Search

UT54ACTS279-PVCH

Description
R-S Latch, ACT Series, 4-Func, Low Level Triggered, 2-Bit, True Output, CMOS, CDIP16, DIP-16
Categorylogic    logic   
File Size29KB,4 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

UT54ACTS279-PVCH Overview

R-S Latch, ACT Series, 4-Func, Low Level Triggered, 2-Bit, True Output, CMOS, CDIP16, DIP-16

UT54ACTS279-PVCH Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerCobham Semiconductor Solutions
Objectid1409998789
Parts packaging codeDIP
package instructionDIP,
Contacts16
Reach Compliance Codeunknown
compound_id5229820
seriesACT
JESD-30 codeR-CDIP-T16
JESD-609 codee0
length19.05 mm
Logic integrated circuit typeR-S LATCH
Number of digits2
Number of functions4
Number of terminals16
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Output polarityTRUE
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDIP
Package shapeRECTANGULAR
Package formIN-LINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
propagation delay (tpd)18 ns
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class V
Maximum seat height5.08 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
total dose1M Rad(Si) V
Trigger typeLOW LEVEL
width7.62 mm
UT54ACS279/UT54ACTS279
Radiation-Hardened
Quadruple S-R Latches
FEATURES
radiation-hardened CMOS
- Latchup immune
High speed
Low power consumption
Single 5 volt supply
Available QML Q or V processes
Flexible package
- 16-pin DIP
- 16-lead flatpack
DESCRIPTION
The UT54ACS279 and the UT54ACTS279 contain four basic
S-R flip-flop latches. Under conventional operation, the S-R
inputs are normally held high. When the S input is pulsed low,
the Q output will be set high. When R is pulsed low, the Q
output will be reset low. If the S-R inputs are taken low simul-
taneously, the Q output is unpredictable.
The devices are characterized over full military temperature
range of -55 C to +125 C.
FUNCTION TABLE
INPUTS
S
H
L
H
L
R
H
H
L
L
OUTPUT
Q
Q
0
H
L
H
1
PINOUTS
16-Pin DIP
Top View
1R
1S1
1S2
1Q
2R
2S
2Q
V
SS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
4S
4R
4Q
3S2
3S1
3R
3Q
16-Lead Flatpack
Top View
1R
1S1
1S2
1Q
2R
2S
2Q
V
SS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
4S
4R
4Q
3S2
3S1
3R
3Q
LOGIC SYMBOL
(1)
1R
(2)
1S1
(3)
1S2
(5)
2R
(6)
2S
(10)
3R
(11)
3S1
(12)
3S2
(14)
4R
(15)
4S
Note:
1. This configuration is nonstable. It may not persist when the S and R inputs
return to their inactive (high) level.
R
S1
S1
R
S2
R
S3
S3
R
S4
(4)
1Q
(7)
LOGIC DIAGRAM
(LATCHES 1 & 3)
R
R
(LATCHES 2 & 4)
2Q
(9)
3Q
(13)
4Q
S1
S2
Note:
1. Logic symbol in accordance with ANSI/IEEE standard 91-1984 and IEC
Publication 617-12.
Q
S
Q
195
RadHard MSI Logic

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2107  1123  1715  792  2040  43  23  35  16  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号