EEWORLDEEWORLDEEWORLD

Part Number

Search

MSM832TI-10

Description
Standard SRAM, 32KX8, 100ns, CMOS, CDIP28, 0.300 INCH, SKINNY, CERAMIC, DIP-28
Categorystorage    storage   
File Size469KB,9 Pages
ManufacturerAPTA Group Inc
Download Datasheet Parametric View All

MSM832TI-10 Overview

Standard SRAM, 32KX8, 100ns, CMOS, CDIP28, 0.300 INCH, SKINNY, CERAMIC, DIP-28

MSM832TI-10 Parametric

Parameter NameAttribute value
MakerAPTA Group Inc
Parts packaging codeDIP
package instructionDIP, DIP28,.3
Contacts28
Reach Compliance Codeunknown
ECCN codeEAR99
Maximum access time100 ns
I/O typeCOMMON
JESD-30 codeR-CDIP-T28
length35.56 mm
memory density262144 bit
Memory IC TypeSTANDARD SRAM
memory width8
Number of functions1
Number of terminals28
word count32768 words
character code32000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize32KX8
Output characteristics3-STATE
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDIP
Encapsulate equivalent codeDIP28,.3
Package shapeRECTANGULAR
Package formIN-LINE
Parallel/SerialPARALLEL
power supply5 V
Certification statusNot Qualified
Maximum seat height4.3 mm
Maximum standby current0.003 A
Minimum standby current4.5 V
Maximum slew rate0.07 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
width7.62 mm
Trailing Edge Product - Not recommended for new designs
MSM832 - 85/10
ISSUE 5.1 October 2002
32K x 8 SRAM
MSM832 - 85/10
Elm Road, West Chirton, NORTH SHIELDS, Tyne & Wear
NE29 8SE, England Tel. +44 (0)191 2930500 Fax. +44 (0) 191 2590997
Issue 5.1 November 2002
Description
The MSM832 is a Static RAM organised as 32K x
8 available with access times of 85 or 100 ns. The
device is available in 0.3inch pin pitch ceramic
DIL package. It features completely static opera-
tion with a low power standby mode and is 3.0V
battery back-up compatible. It is directly TTL
compatible and has common data inputs and
outputs.
The device may be screened in accordance with
MIL-STD-883.
32,768 x 8 CMOS Static RAM
Features
ï Fast Access Times of 85 or 100 ns.
ï JEDEC Standard footprint.
ï Low Power Operation : 578 mW (max)
ï Low Power Standby : 2.5 mW (max) -L version.
ï Low Voltage Data Retention.
ï Directly TTL compatible.
ï Completely Static Operation.
Block Diagram
Pin Definitions
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
D0
D1
D2
GND
1
2
3
4
5
6 TOP VIEW
7 PACKAGE
8
V,T,S
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
VCC
W
E
A13
A8
A9
A11
OE
A10
CS
D7
D6
D5
D4
D3
A3
A4
A5
A6
A7
A8
A12
A13
A14
X
Address
Buffer
Row
Decoder
Memory Array
512 X 512
D0
D7
I/O
Buffer
Column I/O
Column Decoder
WE
OE
Y Address Buffer
A0
A1
A2
A9
A10
A11
CS
Package Details
Pin Count
28
Description
Package Type
T
Pin Functions
A0-A14
Address inputs
D0-7
Data Input/Output
CS
Chip Select
OE
Output Enable
WE
Write Enable
V
CC
Power(+5V)
GND
Ground
0.3" Dual-in-line (SKINNY DIP)


Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 919  870  1940  2787  476  19  18  40  57  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号