EEWORLDEEWORLDEEWORLD

Part Number

Search

MT58L1MY18FT-8.5IT

Description
SRAM
Categorystorage    storage   
File Size538KB,34 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Download Datasheet Parametric View All

MT58L1MY18FT-8.5IT Overview

SRAM

MT58L1MY18FT-8.5IT Parametric

Parameter NameAttribute value
MakerMicron Technology
Objectid103757793
package instruction,
Reach Compliance Codeunknown
compound_id175712073
18Mb: 1 MEG x 18, 512K x 32/36
FLOW-THROUGH SYNCBURST SRAM
18Mb
SRAM
Features
SYNCBURST
MT58L1MY18F, MT58V1MV18F,
MT58L512Y32F, MT58V512V32F,
MT58L512Y36F, MT58V512V36F
3.3V V
DD
, 3.3V or 2.5V I/O; 2.5V V
DD
, 2.5V I/O
• Fast clock and OE# access times
• Single 3.3V ±5 percent or 2.5V ±5 percent power supply
• Separate 3.3V±5 percent or 2.5V ±5 percent isolated
output buffer supply (V
DD
Q)
• SNOOZE MODE for reduced-power standby
• Common data inputs and data outputs
• Individual byte write control and global write
• Three chip enables for simple depth expansion and
address pipelining
• Clock-controlled and registered addresses, data
I/Os, and control signals
• Internally self-timed write cycle
• Burst control (interleaved or linear burst)
• Low capacitive bus loading
Figure 1: 100-Pin TQFP
JEDEC-Standard MS-026 BHA (LQFP)
Figure 2: 165-Ball FBGA
JEDEC-Standard MO-216 (Var. CAB-1)
Options
• Timing (Access/Cycle/MHz)
6.8ns/7.5ns/133 MHz
7.5ns/8.8ns/113 MHz
8.5ns/10ns/100 MHz
10ns/15ns/66 MHz
• Configurations
3.3V V
DD
, 3.3V or 2.5V I/O
1 Meg x 18
512K x 32
512K x 36
2.5V V
DD
, 2.5V I/O
1 Meg x 18
512K x 32
512K x 36
• Packages
100-pin TQFP
165-ball, 13mm x 15mm FBGA
• Operating Temperature Range
Commercial (0ºC
£
T
A
£
+70ºC)
Industrial (-40ºC
£
T
A
£
+85ºC)
NOTE:
TQFP
Marking
-6.8
-7.5
-8.5
-10
MT58L1MY18F
MT58L512Y32F
MT58L512Y36F
MT58V1MV18F
MT58V512V32F
MT58V512V36F
T
F
1
None
IT
2
Part Number Example:
MT58L512Y36FT-10
General Description
The Micron
®
SyncBurst™ SRAM family employs
high-speed, low-power CMOS designs that are fabri-
cated using an advanced CMOS process.
Micron’s 18Mb SyncBurst SRAMs integrate a 1 Meg x
18, 512K x 32, or 512K x 36 SRAM core with advanced
synchronous peripheral circuitry and a 2-bit burst
counter. All synchronous inputs pass through registers
controlled by a positive-edge-triggered single-clock
input (CLK). The synchronous inputs include all
addresses, all data inputs, active LOW chip enable
(CE#), two additional chip enables for easy depth
expansion (CE2#, CE2), burst control inputs (ADSC#,
ADSP#, ADV#), byte write enables (BWx#), and global
write (GW#).
1
©2003 Micron Technology, Inc.
1. A Part Marking Guide for the FBGA devices can be found on
Micron’s Web site—http://www.micron.com/numberguide.
2. Contact factory for availability of Industrial Temperature
devices.
18Mb: 1 Meg x 18, 512K x 32/36, Flow-Through SyncBurst SRAM
MT58L1MY18F_16_D.fm – Rev. D, Pub. 2/03
PRODUCTS AND SPECIFICATIONS DISCUSSED HEREIN ARE SUBJECT TO CHANGE BY MICRON WITHOUT NOTICE.
Looking to buy wireless receiver module with USB interface protocol
[b][size=5]Is there anyone in the forum who can make a wireless receiving module with USB protocol? The transmission rate cannot be too low and it can support voice transmission. [/size][/b][size=5]Be...
Enkk RF/Wirelessly
MSP430f4152 cannot burn program
When I use IAR to program MSP430f4152, it always prompts that the microcontroller cannot be found. The emulator uses UIF. The error message is: IarIdePm The debugging session could not be started. Eit...
cychaiyan Microcontroller MCU
Last post of the Year of the Rat
I have spent another year at eeworld and learned a lot. Thank you to my friends who have helped me and thank you to my friends who have posted the likes!...
moto8088 Embedded System
Will robots, the highlight of “Made in China 2025”, carve out a niche?
[p=30, null, left][color=rgb(51, 51, 51)][font=Verdana, Arial, 微软雅黑, 宋体][size=16px]Bionic robotic arms that can flexibly carry, stack, and even polish objects; collaborative robots that can simultaneo...
azhiking Robotics Development
Design of traffic light control system based on FPGA
Traffic light control system design based on FPGA. The teacher requires the traffic light to be displayed on the LCD screen. How to design and implement it? Please help...
wehome125 FPGA/CPLD
About compiling mame
When I compile mamece3, the following error occurs: LINK: fatal error LNK1104: cannot open file 'subsystem:windowsce,4.00' Can anyone tell me how to solve this problem? Thank you...
zhongyinyuan Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 478  463  807  2365  1281  10  17  48  26  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号