Cache SRAM, 32KX18, 19.5ns, CMOS, PQCC52, PLASTIC, LCC-52
| Parameter Name | Attribute value |
| Maker | Cypress Semiconductor |
| Parts packaging code | LCC |
| package instruction | QCCJ, |
| Contacts | 52 |
| Reach Compliance Code | unknown |
| ECCN code | 3A991.B.2.B |
| Maximum access time | 19.5 ns |
| Other features | ACCESS TIME AT 0PF LOAD; TWO-BIT WRAPAROUND COUNTER |
| JESD-30 code | S-PQCC-J52 |
| memory density | 589824 bit |
| Memory IC Type | CACHE SRAM |
| memory width | 18 |
| Number of functions | 1 |
| Number of ports | 1 |
| Number of terminals | 52 |
| word count | 32768 words |
| character code | 32000 |
| Operating mode | SYNCHRONOUS |
| Maximum operating temperature | 70 °C |
| Minimum operating temperature | |
| organize | 32KX18 |
| Exportable | YES |
| Package body material | PLASTIC/EPOXY |
| encapsulated code | QCCJ |
| Package shape | SQUARE |
| Package form | CHIP CARRIER |
| Parallel/Serial | PARALLEL |
| Certification status | Not Qualified |
| Nominal supply voltage (Vsup) | 3.3 V |
| surface mount | YES |
| technology | CMOS |
| Temperature level | COMMERCIAL |
| Terminal form | J BEND |
| Terminal location | QUAD |