EEWORLDEEWORLDEEWORLD

Part Number

Search

89HPES8T5AZABC

Description
PCI Bus Controller, PBGA196, 15 X 15 MM, 1 MM PITCH, MS-034AAG-1, CABGA-196
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size258KB,29 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

89HPES8T5AZABC Overview

PCI Bus Controller, PBGA196, 15 X 15 MM, 1 MM PITCH, MS-034AAG-1, CABGA-196

89HPES8T5AZABC Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Objectid1723713799
Parts packaging codeBGA
package instructionLBGA, BGA196,14X14,40
Contacts196
Reach Compliance Codenot_compliant
ECCN code3A001.A.3
compound_id6721391
Address bus width
Bus compatibilityPCI
maximum clock frequency125 MHz
Drive interface standardsIEEE 1149.1
External data bus width
JESD-30 codeS-PBGA-B196
JESD-609 codee0
length15 mm
Humidity sensitivity level3
Number of terminals196
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA196,14X14,40
Package shapeSQUARE
Package formGRID ARRAY, LOW PROFILE
Peak Reflow Temperature (Celsius)225
power supply1,3.3 V
Certification statusNot Qualified
Maximum seat height1.5 mm
Maximum supply voltage1.1 V
Minimum supply voltage0.9 V
Nominal supply voltage1 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn63Pb37)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature20
width15 mm
uPs/uCs/peripheral integrated circuit typeBUS CONTROLLER, PCI
8-Lane 5-Port
PCI Express® Switch
®
89HPES8T5A
Data Sheet
Advance Information*
Device Overview
The 89HPES8T5A is a member of IDT’s PRECISE™ family of PCI
Express switching solutions. The PES8T5A is an 8-lane, 5-port periph-
eral chip that performs PCI Express Base switching. It provides connec-
tivity and switching functions between a PCI Express upstream port and
up to four downstream ports and supports switching between down-
stream ports.
Features
High Performance PCI Express Switch
– Eight 2.5Gbps PCI Express lanes
– Five switch ports
– Upstream port is x4
– Downstream ports are x1
– Low-latency cut-through switch architecture
– Support for Max Payload Sizes up to 256 bytes
– One virtual channel
– Eight traffic classes
– PCI Express Base Specification Revision 1.1 compliant
Flexible Architecture with Numerous Configuration Options
– Automatic lane reversal on all ports
– Automatic polarity inversion on all lanes
– Ability to load device configuration from serial EEPROM
Legacy Support
– PCI compatible INTx emulation
– Bus locking
Highly Integrated Solution
– Requires no external components
– Incorporates on-chip internal memory for packet buffering and
queueing
– Integrates eight 2.5 Gbps embedded SerDes with 8B/10B
encoder/decoder (no separate transceivers needed)
Reliability, Availability, and Serviceability (RAS) Features
– Internal end-to-end parity protection on all TLPs ensures data
integrity even in systems that do not implement end-to-end
CRC (ECRC)
– Supports ECRC and Advanced Error Reporting
– Supports PCI Express Native Hot-Plug, Hot-Swap capable I/O
– Compatible with Hot-Plug I/O expanders used on PC mother-
boards
Power Management
– Utilizes advanced low-power design techniques to achieve low
typical power consumption
– Supports PCI Power Management Interface specification (PCI-
PM 1.2)
– Unused SerDes are disabled.
– Supports Advanced Configuration and Power Interface Speci-
fication, Revision 2.0 (ACPI) supporting active link state
Testability and Debug Features
– Built in Pseudo-Random Bit Stream (PRBS) generator
– Numerous SerDes test modes
– Ability to read and write any internal register via the SMBus
– Ability to bypass link training and force any link into any mode
– Provides statistics and performance counters
Block Diagram
5-Port Switch Core / 8 PCI Express Lanes
Frame Buffer
Route Table
Port
Arbitration
Scheduler
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Mux / Demux
Phy
Logical
Layer
Mux / Demux
Phy
Logical
Layer
Mux / Demux
Phy
Logical
Layer
Mux / Demux
Phy
Logical
Layer
Mux / Demux
Phy
Logical
Layer
SerDes
SerDes
SerDes
SerDes
SerDes
(Port 0)
(Port 2)
(Port 3)
Figure 1 Internal Block Diagram
(Port 4)
(Port 5)
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 29
©
2007 Integrated Device Technology, Inc.
*Notice: The information in this document is subject to change without notice
September 7, 2007
Advance Information
Talk about the flaws in the hardware design of Feizhu Quadcopter V1.0
[i=s]This post was last edited by chenzhufly on 2016-2-18 23:59[/i] [size=4][color=#0000ff]Before making the board, I also referred to a lot of open source information, but there were still some probl...
chenzhufly DIY/Open Source Hardware
Do you have a set of clothes at work?
If there is a small accident like water spilling on clothes, I can help in an emergency. For example, this morning after eating, I accidentally knocked over the cup and the soup spilled all over my cl...
mmmllb Talking
STM32H743 development board transplants micropython and expands 32MB SQPI flash and 32MB SDRAM
[i=s]This post was last edited by 奇想天开168 on 2020-6-12 11:32[/i]  Since I came across MicroPython last year, I have been obsessed with it because it can run Python code on a microcontroller. Although ...
异想天开168 Robotics Development
TI Motor Solutions
TI Motor Solutions...
安_然 Microcontroller MCU
How big is our misunderstanding of green oil? Let’s analyze it with real cases!
Original article by Mr. Gaosu | Huang GangDo you want green oil? Don’t want green oil? Do you want green oil? Don’t want green oil? Have you ever thought about this question when you are running the s...
yvonneGan PCB Design
Application and design overview of power line communication analog front end AFE031
Author: Luo Jialin, Intern Engineer, Pang Jiahua, South China Engineer email: pangjiahua@ti.com AFE031 is an analog front-end device used in power line communication and can be used as a transceiver f...
alan000345 Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 497  334  1442  728  1416  10  7  30  15  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号