EEWORLDEEWORLDEEWORLD

Part Number

Search

SM42-67025L-30/883

Description
Dual-Port SRAM, 8KX16, 30ns, CMOS, CQCC84, LCC-84
Categorystorage    storage   
File Size258KB,23 Pages
ManufacturerAtmel (Microchip)
Download Datasheet Parametric View All

SM42-67025L-30/883 Overview

Dual-Port SRAM, 8KX16, 30ns, CMOS, CQCC84, LCC-84

SM42-67025L-30/883 Parametric

Parameter NameAttribute value
MakerAtmel (Microchip)
Objectid1900610941
Parts packaging codeLCC
package instructionQCCN,
Contacts84
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
compound_id9640471
Maximum access time30 ns
JESD-30 codeS-CQCC-N84
length29.25 mm
memory density131072 bit
Memory IC TypeDUAL-PORT SRAM
memory width16
Number of functions1
Number of terminals84
word count8192 words
character code8000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize8KX16
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQCCN
Package shapeSQUARE
Package formCHIP CARRIER
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum seat height2.64 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal formNO LEAD
Terminal pitch1.27 mm
Terminal locationQUAD
width29.25 mm
MATRA MHS
M 67025
8 K
×
16 CMOS Dual Port RAM
Introduction
The M 67025 is a very low power CMOS dual port static
RAM organised as 8192
×
16. The M 67025 is designed
to be used as a stand-alone 16 bit dual port RAM or as a
combination MASTER/SLAVE dual port for 32 bit or
more
width
systems.
The
MATRA-MHS
MASTER/SLAVE dual port approach in memory system
applications results in full speed, error free operation
without the need of an additional discrete logic.
Master and slave devices provide two independant ports
with separate control, address and I/O pins that permit
independant, asynchronous access for reads and writes to
any location in the memory. An automatic power down
feature controlled by CS permits the on-chip circuitry of
each port in order to enter a very low stand by power
mode.
Using an array of eigh transistors (8T) memory cell and
fabricated with the state of the art 0.65
µ
lithography
named SCMOS, the M 67025 combines an extremely low
standby supply current (typ = 1.0
µA)
with a fast access
time at 20 ns over the full temperature range. All versions
offer battery backup data retention capability with a
typical power consumption at less than 5
µW.
For military/space applications that demand superior
levels of performance and reliability the M 67025 is
processed according to the methods of the latest revision
of the MIL STD 883 (class B or S) and/or ESA SCC 9000.
Features
D
Fast access time : 20/25/30/35/45/55 ns
D
Wide temperature range :
–55
°C
to +125
°C
D
67025 L low power
67025 V very low power
D
Separate upper byte and lower byte control for multiplexed
bus compatibility
D
Expandable data bus to 32 bits or more using master/slave
chip select when using more than one device
D
On chip arbitration logic
D
Versatile pin select for master or slave :
– M/S = H for busy output flag on master
– M/S = L for busy input flag on slave
D
INT flag for port to port communication
D
Full hardware support of semaphore signaling between ports
D
Fully asynchronous operation from either port
D
Battery back-up operation : 2 V data retention
D
TTL compatible
D
Single 5 V
±
10 % power supply
D
For 3.3 V version, please consult sales
Rev. D (29/09/95)
1
A fresh graduate's work experience in 3 companies and his confusion (reposted)
When I read the book "What to Study in College" again, I was confused again. Like what Brother Qin said on his blog, "Career Planning: If you don't have a fixed structure, you must have a general stru...
guangqiji FPGA/CPLD
proteus problem
I changed 74ls164 to 74ls164.bus. Why does it say PIn 'clock' is not modelled during simulation? How can I solve this problem?...
jring-2002 MCU
I just found out that LM3S CM3 can be connected to SDRAM~~
I just found out that LM3S CM3 (newer 9B series) can hang SDRAM~~~...
john_wang Microcontroller MCU
Modify HPS, whether the official image file is still applicable
Development board: Terasic DE1-SoC, main chip: Cyclone V The system kernel image I use is the official Micro SD image file of Terasic. If I add FPGA-to-HPS bridge, or HPS-To-FPGA or Lightweight HPS-to...
全部都是泡馍 FPGA/CPLD
How to clear the router's sub-device list after a timeout?
If the terminal connected to the router is closed, how can the previous list item of this terminal in the router's sub-device list be cleared after a timeout? If it cannot be cleared, and the sub-devi...
ljt8015 RF/Wirelessly
Urgent! Waiting online! When using directshow in evc, when debugging with the simulator, CoCreateInstance failed!
I suspected that it was not registered on the simulator, then I copied \Program Files\Microsoft eMbedded C++ 4.0\EVC\WCE400\TARGET\X86\REGSVRCE.EXE to the simulator directory, and in the command line ...
liu_liu520 Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 850  2118  2178  830  1837  18  43  44  17  37 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号