EEWORLDEEWORLDEEWORLD

Part Number

Search

531KB713M000DGR

Description
CMOS/TTL Output Clock Oscillator, 713MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531KB713M000DGR Overview

CMOS/TTL Output Clock Oscillator, 713MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531KB713M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency713 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Introduction to the method of board-level online compilation and downloading of C6000 DSP code
Traditional C6000 DSP software is compiled and debugged on a WINDOWS PC through CCS. After testing, the compiled executable file is burned into FLASH. By setting the DSP startup mode to start from FLA...
fish001 Microcontroller MCU
Disassembly and analysis of GoodWe three-phase 15kW grid-connected inverter
A GoodWe three-phase 15kW grid-connected inverter, first take a look at the appearance.[/size][/font][/color] [color=#333333][font=-apple-system-font, BlinkMacSystemFont, "][size=14px] [/size][/font][...
alan000345 Analogue and Mixed Signal
Protel Quick Tutorial
Protel quick tutorial, see attachment...
xiny06707 PCB Design
Why does an error occur when the kernel is halfway decompressed?
I made two, one is normal, but for some reason the other one fails when the kernel is halfway decompressed in sdram, and the error is different each time. The clock voltage is normal, and the solder j...
yuewei167 Embedded System
The rookie came with money (quite a lot of money) to discuss cooperation
I love electronic products very much. I am afraid that I will be forced to study clinical medicine due to my mother's influence. However, I have an idea in my mind for a long time. I want to develop a...
狂奔的无尾熊 DIY/Open Source Hardware
Helper2416-45——Linux_Programing——POSIX thread synchronization part 2
[i=s]This post was last edited by yuanlai2010 on 2014-9-12 13:07[/i] [align=center][color=#004586][font=Liberation Serif, serif][size=16pt][b][size=20pt]P[/size]OSIX[/b][/size][/font][font=华文楷体][size=...
yuanlai2010 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 898  1358  2788  2659  2366  19  28  57  54  48 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号