EEWORLDEEWORLDEEWORLD

Part Number

Search

A54SX16A-2BGG208I

Description
FPGA, 2880 CLBS, 48000 GATES, 238 MHz, PQFP208
Categorysemiconductor    Programmable logic devices   
File Size712KB,108 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Download Datasheet Parametric View All

A54SX16A-2BGG208I Overview

FPGA, 2880 CLBS, 48000 GATES, 238 MHz, PQFP208

A54SX16A-2BGG208I Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals208
Maximum operating temperature85 Cel
Minimum operating temperature-40 Cel
Maximum supply/operating voltage2.75 V
Minimum supply/operating voltage2.25 V
Rated supply voltage2.5 V
Processing package descriptionPlastic, Quad Flat Package-208
stateACTIVE
CraftsmanshipCMOS
packaging shapeSQUARE
Package SizeFLATPACK, FINE PITCH
surface mountYes
Terminal formGULL WING
Terminal spacing0.5000 mm
terminal coatingtin lead
Terminal locationFour
Packaging MaterialsPlastic/Epoxy
Temperature levelINDUSTRIAL
organize2880 CLBS, 48000 Doors
Maximum FCLK clock frequency238 MHz
Number of configurable logic modules2880
Programmable logic typeFIELD PROGRAMMABLE GATE array
Number of equivalent gate circuits48000
The maximum delay of a CLB module1.2 ns
v5.3
SX-A Family FPGAs
u e
Leading-Edge Performance
250 MHz System Performance
350 MHz Internal Performance
Specifications
12,000 to 108,000 Available System Gates
Up to 360 User-Programmable I/O Pins
Up to 2,012 Dedicated Flip-Flops
0.22
μ
/ 0.25
μ
CMOS Process Technology
Features
Hot-Swap Compliant I/Os
Power-Up/Down Friendly (No Sequencing Required
for Supply Voltages)
66 MHz PCI Compliant
Nonvolatile, Single-Chip Solution
Configurable I/O Support for 3.3 V / 5 V PCI, 5 V
TTL, 3.3 V LVTTL, 2.5 V LVCMOS2
2.5 V, 3.3 V, and 5 V Mixed-Voltage Operation with
5 V Input Tolerance and 5 V Drive Strength
Devices Support Multiple Temperature Grades
Configurable Weak-Resistor Pull-Up or Pull-Down
for I/O at Power-Up
Individual Output Slew Rate Control
Up to 100% Resource Utilization and 100% Pin
Locking
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Verification
Capability with Silicon Explorer II
Boundary-Scan Testing in Compliance with IEEE
Standard 1149.1 (JTAG)
Actel Secure Programming Technology with
FuseLock™ Prevents Reverse Engineering and
Design Theft
Table 1 •
SX-A Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
Dedicated Flip-Flops
Maximum Flip-Flops
Maximum User I/Os
Global Clocks
Quadrant Clocks
Boundary Scan Testing
3.3 V / 5 V PCI
Input Set-Up (External)
Speed Grades
2
Temperature Grades
Package (by pin count)
PQFP
TQFP
PBGA
FBGA
CQFP
Notes:
1. A maximum of 512 registers is possible if all 512 C cells are used to build an additional 256 registers.
2. All –3 speed grades have been discontinued.
A54SX08A
8,000
12,000
768
512
256
512
1
130
3
0
Yes
Yes
0 ns
–F, Std, –1, –2
C, I, A, M
208
100, 144
144
A54SX16A
16,000
24,000
1,452
924
528
990
180
3
0
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
100, 144
144, 256
A54SX32A
32,000
48,000
2,880
1,800
1,080
1,980
249
3
0
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
100, 144, 176
329
144, 256, 484
208, 256
A54SX72A
72,000
108,000
6,036
4,024
2,012
4,024
360
3
4
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
256, 484
208, 256
February 2007
© 2007 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
I am looking for the video capture and compression algorithm developed under evc. Thank you
I am looking for video capture and compression algorithms developed under evc. Thank you. If you have any, please send them to xuyun_010@163.com...
zxinqiao Embedded System
Instantiation issues in Verilog
在userlogic中例化了一个模块,代码如下,红色部分为例化模块部分: module user_logic (// -- ADD USER PORTS BELOW THIS LINE ---------------// --USER ports added herematch_addr,match,// -- ADD USER PORTS ABOVE THIS LINE ------------...
eeleader FPGA/CPLD
0
...
xtechman Embedded System
Arcade simulator under wince6.0
Has anyone developed an arcade emulator for wince6.0? The emulator supports CPS1, CPS2, CAVE, Neogeo, PGM, and the sound effects are normal when running games. If you have experience, please send an e...
robshine Embedded System
The main method to deal with the power supply interference of single chip microcomputer
I have designed a shoe cabinet, but the power supply is always disturbed. Please give me some advice on this....
bydlxm MCU
TI Solar Cell Charging Maximum Power Point Tracking Algorithm Reference Design
The design is a software implementation of a basic maximum power point tracking algorithm for a single-cell battery charging system using a solar panel input. The design uses the charger's integrated ...
Jacktang Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2481  1248  1944  826  2790  50  26  40  17  57 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号