EEWORLDEEWORLDEEWORLD

Part Number

Search

A54SX32A-3PQG208I

Description
FPGA, 2880 CLBS, 48000 GATES, 238 MHz, PQFP208
CategoryProgrammable logic devices    Programmable logic   
File Size712KB,108 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Environmental Compliance
Download Datasheet Parametric View All

A54SX32A-3PQG208I Overview

FPGA, 2880 CLBS, 48000 GATES, 238 MHz, PQFP208

A54SX32A-3PQG208I Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerActel
package instructionPLASTIC, ROHS COMPLIANT, QFP-208
Reach Compliance Codecompliant
Other features32000 TYPICAL GATES AVAILABLE
maximum clock frequency357 MHz
Combined latency of CLB-Max0.8 ns
JESD-30 codeS-PQFP-G208
JESD-609 codee3
length28 mm
Humidity sensitivity level3
Configurable number of logic blocks2880
Equivalent number of gates48000
Number of entries174
Number of logical units2880
Output times174
Number of terminals208
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize2880 CLBS, 48000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeFQFP
Encapsulate equivalent codeQFP208,1.2SQ,20
Package shapeSQUARE
Package formFLATPACK, FINE PITCH
Peak Reflow Temperature (Celsius)245
power supply2.5,3.3/5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height4.1 mm
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMATTE TIN
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width28 mm
v5.3
SX-A Family FPGAs
u e
Leading-Edge Performance
250 MHz System Performance
350 MHz Internal Performance
Specifications
12,000 to 108,000 Available System Gates
Up to 360 User-Programmable I/O Pins
Up to 2,012 Dedicated Flip-Flops
0.22
μ
/ 0.25
μ
CMOS Process Technology
Features
Hot-Swap Compliant I/Os
Power-Up/Down Friendly (No Sequencing Required
for Supply Voltages)
66 MHz PCI Compliant
Nonvolatile, Single-Chip Solution
Configurable I/O Support for 3.3 V / 5 V PCI, 5 V
TTL, 3.3 V LVTTL, 2.5 V LVCMOS2
2.5 V, 3.3 V, and 5 V Mixed-Voltage Operation with
5 V Input Tolerance and 5 V Drive Strength
Devices Support Multiple Temperature Grades
Configurable Weak-Resistor Pull-Up or Pull-Down
for I/O at Power-Up
Individual Output Slew Rate Control
Up to 100% Resource Utilization and 100% Pin
Locking
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Verification
Capability with Silicon Explorer II
Boundary-Scan Testing in Compliance with IEEE
Standard 1149.1 (JTAG)
Actel Secure Programming Technology with
FuseLock™ Prevents Reverse Engineering and
Design Theft
Table 1 •
SX-A Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
Dedicated Flip-Flops
Maximum Flip-Flops
Maximum User I/Os
Global Clocks
Quadrant Clocks
Boundary Scan Testing
3.3 V / 5 V PCI
Input Set-Up (External)
Speed Grades
2
Temperature Grades
Package (by pin count)
PQFP
TQFP
PBGA
FBGA
CQFP
Notes:
1. A maximum of 512 registers is possible if all 512 C cells are used to build an additional 256 registers.
2. All –3 speed grades have been discontinued.
A54SX08A
8,000
12,000
768
512
256
512
1
130
3
0
Yes
Yes
0 ns
–F, Std, –1, –2
C, I, A, M
208
100, 144
144
A54SX16A
16,000
24,000
1,452
924
528
990
180
3
0
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
100, 144
144, 256
A54SX32A
32,000
48,000
2,880
1,800
1,080
1,980
249
3
0
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
100, 144, 176
329
144, 256, 484
208, 256
A54SX72A
72,000
108,000
6,036
4,024
2,012
4,024
360
3
4
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
256, 484
208, 256
February 2007
© 2007 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
Signal switching problem
Choose one of the two signals A and B to pass. Of course, this is the case when both have signals. If only one has a signal, just let it pass. Now I use the ls123 trigger to determine which one has a ...
wangyf0351 Embedded System
DS1302 related questions please advise
Why is it for(i=0;i>1; sck=1; } in the single byte input? How is SDA placed at this time? Why is it 0X01? And for the single byte readout for(i=0;i>1; sck=0; if(sda) value=value|0x80; // Take out 1 an...
Dele_chen 51mcu
Green Tea Time~What is the safest place to sit
What to do to be safe?...
绿茶 Talking
AT91SAM7S256 serial port data loss
When the AT91SAM7S256 serial port receives instructions to send multiple frames of data, the last frame always loses two bytes of data! It is sent normally without serial port instructions, and no dat...
djk0125 Microchip MCU
The difference between original, new and refurbished integrated circuits
[font=微软雅黑][size=3][color=#ffffff]Changhui Instruments[/color] [color=#000000]Original goods: produced by the original factory, divided into imported original and domestic original. [/color] [/size][/...
yunrun DSP and ARM Processors
Hardware equipment required for arm-based building lighting controller.
This is the topic of my graduation project. I don't know how to do it yet. I hope to get help!...
chenzhongzi ARM Technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1779  1406  599  1077  1249  36  29  13  22  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号