240pin Registered DDR2 SDRAM DIMMs based on 1Gb 1st ver.
This Hynix
Registered
Dual In-Line Memory Module (DIMM) series consists of 1Gb
first version
DDR2 SDRAMs in
Fine Ball Grid Array(FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 1 Gb 1st ver. based Registered
DDR2 DIMM series provide a high performance 8 byte interface in 5.25" width form factor of industry standard.
It is suitable for easy interchange and addition.
FEATURES
•
JEDEC standard Double Data Rate2 Synchronous
DRAMs (DDR2 SDRAMs) with 1.8V +/- 0.1V Power
Supply
All inputs and outputs are compatible with SSTL_1.8
interface
8 Bank architecture
Posted CAS
Programmable CAS Latency 3 , 4 , 5
OCD (Off-Chip Driver Impedance Adjustment)
ODT (On-Die Termination)
•
•
•
•
•
•
•
•
Fully differential clock operations (CK & /CK)
Programmable Burst Length 4 / 8 with both sequen-
tial and interleave mode
Auto refresh and self refresh supported
8192 refresh cycles / 64ms
Serial presence detect with EEPROM
DDR2 SDRAM Package: 68ball FBGA
133.35 x 30.00 mm form factor
Lead-free Products are RoHS compliant
•
•
•
•
•
•
ORDERING INFORMATION
Part Name
HYMP112R728-E3/C4
HYMP125R728-E3/C4
HYMP125R724-E3/C4
HYMP351R72M4-E3/C4
HYMP112R72P8-E3/C4
HYMP125R72P8-E3/C4
HYMP125R7P24-E3/C4
HYMP351R72MP4-E3/C4
Density
1GB
2GB
2GB
4GB
1GB
2GB
2GB
4GB
Organization
128Mx72
256Mx72
256Mx72
512Mx72
128Mx72
256Mx72
256Mx72
512Mx72
# of
DRAMs
9
18
18
36
9
18
18
36
# of
ranks
1
2
1
2
1
2
1
2
Materials
Leaded
Leaded
Leaded
Leaded
Lead free
Lead free
Lead free
Lead free
This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any
responsibility for use of circuits described. No patent licenses are implied.
Rev. 1.0 / Apr. 2005
1
1
240pin Registered DDR2 SDRAM DIMMs
Input/Output Functional Description
Symbol
CK0
CK0
CKE[1:0]
Type
IN
IN
IN
Polarity
Positive
Edge
Negative
Edge
Active
High
Active
Low
Active
High
Active
Low
Pin Description
Positive line of the differential pair of system clock inputs that drives input to the on-DIMM PLL.
Negative line of the differential pair of system clock inputs that drives input to the on-DIMM PLL.
Activates the DDR2 SDRAM CK signal when high and deactivates the CK signal when low. By deac-
tivating the clocks, CKE low initiates the Power Down mode or the Self Refresh mode.
Enables the associated DDR2 SDRAM command decoder when low and disables the command
decoder when high.
When the command decoder is disabled, new commands are ignored but previous operations con-
tinue. Rank 0 is selected by S0; Rank 1 is selected by S1
On-Die Termination signals.
When sampled at the positive rising edge of the clock. RAS,CAS and WE
(ALONG WITH S) define the command being entered.
Reference voltage for SSTL18 inputs
Power supplies for the DDR2 SDRAM output buffers to provide improved noise immunity. For all
current DDR2 unbuffered DIMM designs, V
DDQ
shares the same power plane as V
DD
pins.
Selects which DDR2 SDRAM internal bank of Eight is activated.
During a Bank Activate command cycle, Address input difines the row address(RA0~RA13)
During a Read or Write command cycle, Address input defines the column address when sampled
at the cross point of the rising edge of CK and
falling edge of CK.
In addition to the column address, AP is used to invoke autoprecharge operation at the end of the
burst read or write cycle.
If AP is high., autoprecharge is selected and BA0-BAn defines the bank to be precharged.
If AP is low, autoprecharge is disabled.
During a Precharge command cycle., AP is used in conjunction with BA0-BAn to control which
bank(s) to precharge.
If AP is high, all banks will be precharged regardless of the state of BA0-BAn inputs.
If AP is low, then BA0-BAn are used to define which bank to precharge.
Data and Check Bit Input/Output pins.
DM is an input mask signal for write data. Input data is masked when DM is sampled High coinci-
dent with that input data during a write access. DM is sampled on both edges of DQS. Although DM
pins are input only, the DM loading matches the DQ and DQS loading.
Power and ground for the DDR2 SDRAM input buffers, and core logic.
V
DD
and V
DDQ
pins are tied to V
DD
/V
DDQ
planes on these modules.
Positive line of the differential data strobe for input and output data
Negative line of the differential data strobe for input and output data
These signals are tied at the system planar to either V
SS
or V
DDSPD
to
configure the serial SPD EEPROM address range.
This is a bidirectional pin used to transfer data into or out of the SPD EEPROM.
A resister may be connected from the SDA bus line to V
DDSPD
on the
system planar to act as a pull up.
This signal is used to clock data into and out of the SPD EEPROM.
A resistor may be connected from SCL to V
DDSPD
to act as a pull up on the system board.
Power supply for SPD EEPROM.
This supply is separate from the VDD/VDDQ power plane.
EEPROM supply is operable from 1.7V to 3.6V.
The RESET pin is connected to the RST pin on the register and to the OE pin on the PLL.
When low, all register outputs will be driven low and the PLL clocks to the DRAMs and register(s)
will be set to low level (the PLL will remain
synchronized with the input clock)
Parity bit for the Address and Control bus(“1”. Odd, “0”.Even)
Parity error found in the Address and Control bus
Used by memory bus analysis tools(unused on memory DIMMs)
S[1:0]
IN
ODT[1:0]
RAS, CAS,
WE
Vref
V
DDQ
BA[2:0]
IN
IN
Supply
Supply
IN
-
A[9:0],
A10/AP
A[13:11]
IN
-
DQ[63:0],
CB[7:0]
DM[8:0]
V
DD
,V
SS
DQS[17:0]
DQS[17:0]
SA[2:0]
SDA
SCL
VDDSPD
IN
IN
Supply
I/O
I/O
IN
I/O
IN
Supply
-
Activ
High
Positive
Edge
Negative
Edge
-
-
-
RESET
Par_In
Err_Out
TEST
IN
IN
OUT
Rev. 1.0 / Apr. 2005
3
1
240pin Registered DDR2 SDRAM DIMMs
PIN DESCRIPTION
Pin
CK0
CK0
CKE0~CKE1
RAS
CAS
WE
S0,S1
Pin Description
Clock Input,positive line
Clock input,negative line
Clock Enable Input
Row Address Strobe
Column Address Strobe
Write Enable
Chip Select Input
Pin
ODT[1:0]
VDDQ
DQ0~DQ63
CB0~CB7
DQS(0~8)
DQS(0~8)
Pin Description
On Die Termination Inputs
DQs Power Supply
Data Input/Output
Data check bits Input/Output
Data strobes
Data strobes,negative line
DM(0~8),DQS(9~17) Data Maskes/Data strobes
DQS(9~17)
RFU
NC
TEST
VDD
VDDQ
VSS
VREF
VDDSPD
Data strobes,negative line
Reserved for Future Use
No Connect
Memory bus test tool
(Not Connected and Not Usable on
DIMMs)
Core Power
I/O Power
Ground
Input/Output Reference
SPD Power
A0~A9,A11~A13 Address input
A10/AP
BA0, BA1, BA2
SCL
SDA
SA0~SA2
Par_In
Err_Out
RESET
CB0~CB7
Address input/Autoprecharge
SDRAM Bank Address
Serial Presence Detect(SPD)
Clock Input
SPD Data Input/Output
E
2
PROM Address Inputs
Parity bit for the Address and
Control bus
Parity error found on the Addre
Reset Enable
Data Check bit Inputs/Outputs
PIN LOCATION
1 pin
Front Side
64 pin 65 pin
120 pin
121 pin
Back Side
184 pin 185 pin
240 pin
Rev. 1.0 / Apr. 2005
4