EEWORLDEEWORLDEEWORLD

Part Number

Search

BU-61583F1-301L

Description
Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CDFP70, CERAMIC, DFP-70
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size354KB,48 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BU-61583F1-301L Overview

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CDFP70, CERAMIC, DFP-70

BU-61583F1-301L Parametric

Parameter NameAttribute value
MakerData Device Corporation
Parts packaging codeDFP
package instructionDFP,
Contacts70
Reach Compliance Codeunknown
Address bus width16
boundary scanNO
maximum clock frequency16 MHz
letter of agreementMIL-STD-1553A; MIL-STD-1553B; MCAIR; STANAG-3838
Data encoding/decoding methodsBIPH-LEVEL(MANCHESTER)
Maximum data transfer rate0.125 MBps
External data bus width16
JESD-30 codeR-CDFP-F70
JESD-609 codee0
low power modeNO
Number of serial I/Os2
Number of terminals70
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDFP
Package shapeRECTANGULAR
Package formFLATPACK
Certification statusNot Qualified
Maximum seat height5.46 mm
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationDUAL
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
BU-61582
SPACE LEVEL MIL-STD-1553
BC/RT/MT
ADVANCED COMMUNICATION
ENGINE (SP’ACE) TERMINAL
FEATURES
Make sure the next
Card you purchase
has...
®
Radiation-Hardened to 1 MRad
Fully Integrated 1553 Terminal
Flexible Processor Interface
16K x 16 Internal RAM
Automatic BC Retries
Programmable BC Gap Times
BC Frame Auto-Repeat
Intelligent RT Data Buffering
Small Ceramic Package
Available to SMD 5962-96887
Multiple Ordering Options;
+5V (Only)
+5V/-15V
+5V/-12V
+5V/Transceiverless
+5V (Only, with Transmit Inhibits)
DESCRIPTION
DDC’s BU-61582 Space Advanced Communication Engine (SP’ACE)
is a radiation hardened version of the BU-61580 ACE terminal. DDC
supplies the BU-61582 with enhanced screening for space and other
high reliability applications.
The BU-61582 provides a complete integrated BC/RT/MT interface
between a host processor and a MIL-STD-1553 bus. The BU-61582
maintains functional and software compatibility with the standard BU-
61580 product and is packaged in the same 1.9 square-inch package
footprint.
As an option, DDC can supply the BU-61582 with space level screen-
ing. This entails enhancements in the areas of element evaluation and
screening procedures for active and passive elements, as well as the
manufacturing and screening processes used in producing the termi-
nals.
The BU-61582 integrates dual transceiver, protocol, memory man-
agement and processor interface logic, and 16K words of RAM in the
choice of 70-pin DIP or flat pack packages. Transceiverless versions
may be used with an external electrical or fiber optic transceiver.
To minimize board space and ‘glue’ logic, the SP’ACE terminals pro-
vide ultimate flexibility in interfacing to a host processor and inter-
nal/external RAM.
FOR MORE INFORMATION CONTACT:
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7771
All trademarks are the property of their respective owners.
© 1998, 1999 Data Device Corporation
PWM oscilloscope observation
Why does duty cycle change when moving up and down on an oscilloscope? Appendix Program #includeunsigned aa; void main(void) {WDTCTL = WDTPW + WDTHOLD; DCOCTL=0; BCSCTL1=CALBC1_1MHZ; DCOCTL=CALDCO_1MH...
TISJ Microcontroller MCU
About $random to generate random numbers
reg[7:0] a;a={$random}%256;In this case, shouldn't the value range of a be 0~255? But why do negative numbers appear when I simulate in modelsim?...
超自然 FPGA/CPLD
[Ateli Development Board AT32F421 Review] -TEST03 ADC Test
[i=s]This post was last edited by Gen_X on 2021-4-30 21:04[/i]Condition: Arteli development board AT32F421 MCU clock 120Mz, ADC clock 10Mz (maximum 28MHz, with plenty of margin). Input: ADC1 first cha...
Gen_X Domestic Chip Exchange
LM3s9L97 UART cannot send! Please help
I DIYed a board with LM3S9L97. Now the LED can flash, but now when I connect to the serial port, I don't know why I can't send data! Please give me some advice. Attached below is the program and the s...
轻轨002 Microcontroller MCU
There is no GND in the PCB network marking
Can anyone tell me: I clearly placed the GND network mark when I drew the schematic, but there is no GND network mark in the network report or PCB? I wonder if anyone knows what the reason is? Thank y...
ben007sky2003 PCB Design
Spartan6 Hardcore MCB Control
I use the hard-core controller embedded in Spartan6 to control DDR3 memory, and use MIG3.5 to generate the interface. The user interface is three FIFOs. I have referred to the timing control of ug388,...
eeleader FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2081  1629  419  1754  1640  42  33  9  36  34 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号