EEWORLDEEWORLDEEWORLD

Part Number

Search

MT18HVF25672PZ-800XX

Description
DDR DRAM Module, 256MX72, CMOS, HALOGEN FREE, RDIMM-240
Categorystorage    storage   
File Size359KB,16 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Download Datasheet Parametric View All

MT18HVF25672PZ-800XX Overview

DDR DRAM Module, 256MX72, CMOS, HALOGEN FREE, RDIMM-240

MT18HVF25672PZ-800XX Parametric

Parameter NameAttribute value
MakerMicron Technology
Parts packaging codeDIMM
package instructionHALOGEN FREE, RDIMM-240
Contacts240
Reach Compliance Codeunknown
ECCN codeEAR99
access modeSINGLE BANK PAGE BURST
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-XDMA-N240
JESD-609 codee4
length133.35 mm
memory density19327352832 bit
Memory IC TypeDDR DRAM MODULE
memory width72
Number of functions1
Number of ports1
Number of terminals240
word count268435456 words
character code256000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize256MX72
Package body materialUNSPECIFIED
encapsulated codeDIMM
Package shapeRECTANGULAR
Package formMICROELECTRONIC ASSEMBLY
Certification statusNot Qualified
Maximum seat height18.05 mm
self refreshYES
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountNO
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceGOLD
Terminal formNO LEAD
Terminal pitch1 mm
Terminal locationDUAL
width17.9 mm
1GB, 2GB, 4GB (x72, SR) 240-Pin DDR2 SDRAM VLP RDIMM
Features
DDR2 SDRAM VLP RDIMM
MT18HVF12872PZ – 1GB
MT18HVF25672PZ – 2GB
MT18HVF51272PZ – 4GB
Features
240-pin, registered very low profile, dual in-line
memory module, ATCA form factor
Fast data transfer rates: PC2-3200, PC2-4200,
PC2-5300, or PC2-6400
1GB (128 Meg x 72), 2GB (256 Meg x 72), or 4GB (512
Meg x 72)
Supports ECC error detection and correction
V
DD
= V
DDQ
= 1.8V
V
DDSPD
= 1.7–3.6V
JEDEC-standard 1.8V I/O (SSTL_18-compatible)
Differential data strobe (DQS, DQS#) option
4n-bit prefetch architecture
Single rank
Multiple internal device banks for concurrent
operation
Programmable CAS latency (CL)
Posted CAS additive latency (AL)
WRITE latency = READ latency - 1
t
CK
Programmable burst lengths (BL): 4 or 8
Adjustable data-output drive strength
64ms, 8192-cycle refresh
On-die termination (ODT)
Serial presence-detect (SPD) with EEPROM
Gold edge contacts
Halogen-free
Table 1: Key Timing Parameters
Speed
Grade
-80E
-800
-667
-53E
-40E
Industry
Nomenclature
PC2-6400
PC2-6400
PC2-5300
PC2-4200
PC2-3200
Data Rate (MT/s)
CL = 6
800
800
CL = 5
800
667
667
CL = 4
533
533
553
553
400
CL = 3
400
400
400
400
400
t
RCD
t
RP
t
RC
Figure 1: 240-Pin VLP RDIMM (ATCA Form Factor)
Module height: 17.9mm (0.705 in)
Options
Parity
Operating temperature
1
Commercial (0°C
T
A
+70°C)
Package
240-pin DIMM (halogen-free)
Frequency/CL
2
2.5ns @ CL = 5 (DDR2-800)
2.5ns @ CL = 6 (DDR2-800)
3.0ns @ CL = 5 (DDR2-667)
Notes:
Marking
P
None
Z
-80E
-800
-667
1. Contact Micron for industrial temperature
module offerings.
2. CL = CAS (READ) latency; registered mode
will add one clock cycle to CL.
(ns)
12.5
15
15
15
15
(ns)
12.5
15
15
15
15
(ns)
55
55
55
55
55
PDF: 09005aef83d74fdb
hvf18c128_256_512x72pz.pdf – Rev. C 11/10 EN
1
Products and specifications discussed herein are subject to change by Micron without notice.
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2010 Micron Technology, Inc. All rights reserved.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2873  570  359  2425  502  58  12  8  49  11 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号