EEWORLDEEWORLDEEWORLD

Part Number

Search

EP610SC-15

Description
High-performance, 16-macrocell Classic EPLD Pipelined data rates of up to 100 MHz
CategoryProgrammable logic devices    Programmable logic   
File Size429KB,9 Pages
ManufacturerRochester Electronics
Websitehttps://www.rocelec.com/
Download Datasheet Parametric View All

EP610SC-15 Overview

High-performance, 16-macrocell Classic EPLD Pipelined data rates of up to 100 MHz

EP610SC-15 Parametric

Parameter NameAttribute value
MakerRochester Electronics
package instructionSOP,
Reach Compliance Codeunknow
Other featuresMACROCELLS INTERCONNECTED BY GLOBAL BUS; 16 MACROCELLS; 2 EXTERNAL CLOCKS
maximum clock frequency71.4 MHz
JESD-30 codeR-PDSO-G24
JESD-609 codee0
Dedicated input times4
Number of I/O lines16
Number of terminals24
Maximum operating temperature70 °C
Minimum operating temperature
organize4 DEDICATED INPUTS, 16 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Programmable logic typeOT PLD
propagation delay17 ns
Maximum supply voltage5.25 V
Minimum supply voltage4.75 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formGULL WING
Terminal locationDUAL
© 2013 Rochester Electronics, LLC. All Rights Reserved 04112013
EP610
Features
High-performance, 16-macrocell Classic EPLD
- Combinatorial speeds with t
PD
as low as 10 ns
- Counter frequencies of up to 100 MHz
- Pipelined data rates of up to 100 MHz
Programmable I/O architecture with up to 20 inputs or 16 outputs
and 2 Clock pins
The following devices are pin-, function-, and programming
file-compatible: EP610, EP610I, EP610T, EP610-XX/B, EP600I, and
PALCE610
Programmable Clock option for independent clocking of all registers
Macrocells individually programmable as D, T, JK, or SR flipflops, or
for combinatorial operation
Available in windowed ceramic and one-time-programmable (OTP)
plastic packages (see Figure 1):
- 24-pin small-outline integrated circuit (plastic SOIC only)
- 24-pin dual in-line package (CerDIP and PDIP)
- 28-pin plastic J-lead chip carrier (PLCC)
Figure 1. EP610 Package Pin-Out Diagrams
Package outlines not drawn to scale. Windows in ceramic packages only.
INPUT
INPUT
27
CLK1
VCC
VCC
I/O
I/O
26
25
24
23
22
21
20
19
12
I/O
13
INPUT
14
GND
15
GND
16
CLK2
17
INPUT
18
I/O
I/O
I/O
I/O
I/O
I/O
I/O
NC
CLK1
INPUT
I/O
CLK1
INPUT
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
INPUT
GND
1•
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
VCC
INPUT
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
INPUT
CLK2
I/O
I/O
I/O
I/O
I/O
I/O
I/O
INPUT
GND
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
VCC
INPUT
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
INPUT
CLK2
NC
11
I/O
I/O
I/O
I/O
7
8
9
10
I/O
I/O
5
6
4
3
2
1
28
24-Pin SOIC
EP610
EP610T
24-Pin DIP
EP610
EP610T
EP610-XX/B
EP610I
28-Pin J-Lead
EP610
EP610T
EP610I
For complete Rochester ordering guide, please refer to page 2
Please contact factory for specific package availability and
Military/Aerospace specifications/availability.
Rochester Electronics guarantees performance of its semiconductor products to the original OEM specifications. “Typical” values are for reference purposes
only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing. Rochester Electronics reserves
the right to make changes without further notice to any specification herein.
Specification Number EP610-CI (AT) REV -
Page 1 of 9

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1928  1498  802  1874  2736  39  31  17  38  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号