EEWORLDEEWORLDEEWORLD

Part Number

Search

EPM240_10

Description
MAX II Device Family Data
File Size839KB,88 Pages
ManufacturerAltera (Intel)
Download Datasheet View All

EPM240_10 Overview

MAX II Device Family Data

Section I. MAX II Device Family Data
Sheet
This section provides designers with the data sheet specifications for MAX
®
II devices.
The chapters contain feature definitions of the internal architecture, Joint Test Action
Group (JTAG) and in-system programmability (ISP) information, DC operating
conditions, AC timing parameters, and ordering information for MAX II devices.
This section includes the following chapters:
Chapter 1, Introduction
Chapter 2, MAX II Architecture
Chapter 3, JTAG and In-System Programmability
Chapter 4, Hot Socketing and Power-On Reset in MAX II Devices
Chapter 5, DC and Switching Characteristics
Chapter 6, Reference and Ordering Information
Revision History
Refer to each chapter for its own specific revision history. For information about when
each chapter was updated, refer to the Chapter Revision Dates section, which appears
in the complete handbook.
© August 2009
Altera Corporation
MAX II Device Handbook
【Date with Spring】Nankai University
Let’s share the spring of Nankai University with everyone! Hope you like it! Thanks:)...
runfa Talking
[Help] Problems with ADC12 conversion of MSP430
I am a novice, just learning to use msp430. I use adc12 for data acquisition. I think the problem may be the use of the MSC bit in ADC12CTL0. When using single-channel continuous acquisition mode with...
ufo2007 Microcontroller MCU
WEBENCH Design Guide
Step 1: Log in to ti.com.cn, find the WEBENCH design interface, enter the required electrical parameters, and click "Start Design" to enter the design page. Step 2: Log in to the TI WEBENCH design pag...
EEWORLD社区 Analogue and Mixed Signal
SDRAM read and write problems
In the sdram read and write test, I referred to the privileged classmate's program. In the data_gen module: reg wr_done; //All data written to sdram completion flag always @(posedge clk or negedge rst...
ole007 FPGA/CPLD
【Low power consumption】 Xilinx PCB specification
Four- and six-layer high-speed PCB designs for the Spartan-3E FT256 BGA package....
dream_byxiaoyu FPGA/CPLD
My usart serial port cannot receive data using the serial port assistant
The configuration is as follows GPIO_InitStructure.GPIO_Pin = GPIO_Pin_11; GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IPD; //Pull-up input GPIO_Init(GPIOB, &GPIO_InitStructure); GPIO_InitStructure.GPIO_...
乱起东城 stm32/stm8

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 887  312  963  1961  750  18  7  20  40  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号