EEWORLDEEWORLDEEWORLD

Part Number

Search

UT7Q512K-UPC

Description
Standard SRAM, 512KX8, 100ns, CMOS, CDFP32, BOTTOM BRAZED, CERAMIC, DFP-32
Categorystorage    storage   
File Size171KB,16 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

UT7Q512K-UPC Overview

Standard SRAM, 512KX8, 100ns, CMOS, CDFP32, BOTTOM BRAZED, CERAMIC, DFP-32

UT7Q512K-UPC Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeDFP
package instructionDFP,
Contacts32
Reach Compliance Codeunknown
ECCN code3A991.B.2.A
Maximum access time100 ns
JESD-30 codeR-CDFP-F32
memory density4194304 bit
Memory IC TypeSTANDARD SRAM
memory width8
Number of functions1
Number of terminals32
word count524288 words
character code512000
Operating modeASYNCHRONOUS
organize512KX8
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDFP
Package shapeRECTANGULAR
Package formFLATPACK
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum seat height3.048 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationDUAL
width12.192 mm
Standard Products
QCOTS
TM
UT7Q512 512K x 8 SRAM
Data Sheet
August, 2002
FEATURES
100ns (5 volt supply) maximum address access time
Asynchronous operation for compatibility with industry-
standard 512K x 8 SRAMs
TTL compatible inputs and output levels, three-state
bidirectional data bus
Typical radiation performance
- Total dose: 30krad(Si)
- 30krad(Si) to 300krad(Si), depending on orbit, using
Aeroflex UTMC patented shielded package
- SEL Immune >80 MeV-cm
2
/mg
- LET
TH
(0.25) = 5MeV-cm
2
/mg
- Saturated Cross Section (cm
2
) per bit, ~1.0E-7
- 1.5E-8 errors/bit-day, Adams 90% geosynchronous
heavy ion
Packaging options:
- 32-lead ceramic flatpack (weight 2.5-2.6 grams)
Standard Microcircuit Drawing 5962-99606
- QML T and Q compliant
INTRODUCTION
The QCOTS
TM
UT7Q512 Quantified Commercial Off-the-
Shelf product is a high-performance CMOS static RAM
organized as 524,288 words by 8 bits. Easy memory expansion
is provided by an active LOW Chip Enable (E), an active LOW
Output Enable (G), and three-state drivers. This device has a
power-down feature that reduces power consumption by more
than 90% when deselected
.
Writing to the device is accomplished by taking the Chip Enable
One (E) input LOW and the Write Enable (W) input LOW. Data
on the eight I/O pins (DQ
0
through DQ
7
) is then written into the
location specified on the address pins (A
0
through A
18
). Reading
from the device is accomplished by taking Chip Enable One (E)
and Output Enable (G) LOW while forcing Write Enable (W)
HIGH. Under these conditions, the contents of the memory
location specified by the address pins will appear on the eight I/
O pins.
The eight input/output pins (DQ
0
through DQ
7
) are placed in a
high impedance state when the device is deselected (E, HIGH),
the outputs are disabled (G HIGH), or during a write operation
(E LOW and W LOW).
Clk. Gen.
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
Pre-Charge Circuit
Row Select
Memory Array
1024 Rows
512x8 Columns
I/O Circuit
Column Select
Data
Control
CLK
Gen.
A10
A11
A12
A13
A14
A15
A16
A17
A18
DQ
0
- DQ
7
E
W
G
Figure 1. UT7Q512 SRAM Block Diagram
1
Software delay, systick, TIM2 three ways of water flow lights
1. Software delay...
yangyi1818 stm32/stm8
passthru sends raw frames, NdisFreeBuffer blue screen
The rewritten passthru implements sending raw frames under ndis5.1, and a strange problem occurs. The sending function SendRawData is called in PtDispatch, and a mark is made for its own packet. After...
vv2007 Embedded System
How to use the SPI core?
There is no waveform in spi and simulation in sopc, so depressed~~~~~~~...
wnzw FPGA/CPLD
Urgent, Microsoft SQL Server CE 2.0 installation problem
I would like to ask you guys, as the title says, it prompts the error message: SQL Server CE Server Tools is compatible only with SQL Server 2000 Service Pack 1 and higher. When you install SQL Server...
lightofficer Embedded System
STM32I2C is always BUSY after power on
I use Wanli's board (STM32F103) and my own board (STM32F101C6T6)! Test I2C reading and writing Ferroelectric FM24CL64. As long as the hardware is connected to FM24, after the program executes the RCC ...
mfsmfs stm32/stm8
Why does the DC motor rotate so slowly?
[i=s] This post was last edited by paulhyde on 2014-9-15 03:45 [/i] I used lm298 but the picture turned very slowly. I increased the voltage....
15280595002 Electronics Design Contest

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1613  1769  1111  1488  964  33  36  23  30  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号